

# Artix UltraScale+ FPGA Data Sheet: DC and AC Switching Characteristics (DS931)

#### **Summary**

#### **DC Characteristics**

**Absolute Maximum Ratings** 

**Recommended Operating Conditions** 

DC Characteristics Over Recommended Operating Conditions

VIN Maximum Allowed AC Voltage Overshoot and Undershoot

**Quiescent Supply Current** 

#### **Power Supply Sequencing**

Power-On/Off Power Supply Sequencing

**Power Supply Requirements** 

#### **DC Input and Output Levels**

I/O Levels

LVDS DC Specifications (LVDS\_25)

LVDS DC Specifications (LVDS)

#### **AC Switching Characteristics**

Testing of AC Switching Characteristics

Speed Grade Designations

Production Silicon and Software Status

#### **FPGA Logic Performance Characteristics**

#### **FPGA Logic Switching Characteristics**

IOB High Density (HD) Switching Characteristics

IOB High Performance (HP) Switching Characteristics

**IOB 3-state Output Switching Characteristics** 

Input Delay Measurement Methodology

Output Delay Measurement Methodology

Block RAM and FIFO Switching Characteristics

Input/Output Delay Switching Characteristics

**DSP48 Slice Switching Characteristics** 

Clock Buffers and Networks

**MMCM** Switching Characteristics

PLL Switching Characteristics

Device Pin-to-Pin Output Parameter Guidelines

Device Pin-to-Pin Input Parameter Guidelines

Package Parameter Guidelines

#### **GTH Transceiver Specifications**

GTH Transceiver DC Input and Output Levels

**GTH Transceiver Switching Characteristics** 

GTH Transceiver Electrical Compliance

#### **GTY Transceiver Specifications**

GTY Transceiver DC Input and Output Levels

**GTY Transceiver Switching Characteristics** 

**GTY Transceiver Electrical Compliance** 

#### **Integrated Interface Block for PCI Express Designs**

#### **System Monitor Specifications**

SYSMON I2C/PMBus Interfaces

#### **Configuration Switching Characteristics**

### **Revision History**

**Please Read: Important Legal Notices** 

# Summary

The Xilinx® Artix® UltraScale+ $^{\text{TM}}$  FPGAs are available in -2 and -1 speed grades, with -2E and -2I devices having the highest performance. The -1LI devices can operate at a  $V_{\text{CCINT}}$  voltage at 0.85V or 0.72V and provide lower maximum static power. When operated at  $V_{\text{CCINT}} = 0.85V$ , using a -1LI device, the speed specification for the L devices is the same as the -1I speed grade. When operated at  $V_{\text{CCINT}} = 0.72V$ , the -1LI performance and static and dynamic power is reduced.

DC and AC characteristics are specified in extended (E) and industrial (I) temperature ranges. Except the operating temperature range or unless otherwise noted, all the DC and AC electrical parameters are the same for a particular speed grade (that is, the timing characteristics of a -1 speed grade extended device are the same as for a -1 speed grade industrial device). However, only selected speed grades and/or devices are available in each temperature range.

All supply voltage and junction temperature specifications are representative of worst-case conditions. The parameters included are common to popular designs and typical applications.

This data sheet, part of an overall set of documentation on the Artix UltraScale+ FPGAs, is available on the Xilinx website at <a href="https://www.xilinx.com/documentation">www.xilinx.com/documentation</a>.

# **DC** Characteristics

# **Absolute Maximum Ratings**

#### **Table: Absolute Maximum Ratings**

| Symbol                             | Description <sup>1</sup>                       | Min    | Max                      | Units |
|------------------------------------|------------------------------------------------|--------|--------------------------|-------|
| FPGA Logic                         |                                                |        |                          |       |
| V <sub>CCINT</sub>                 | Internal supply voltage                        | -0.500 | 1.000                    | V     |
| V <sub>CCINT_IO</sub> <sup>2</sup> | Internal supply voltage for the I/O banks      | -0.500 | 1.000                    | V     |
| V <sub>CCAUX</sub>                 | Auxiliary supply voltage                       | -0.500 | 2.000                    | V     |
| V <sub>CCBRAM</sub>                | Supply voltage for the block RAM memories      | -0.500 | 1.000                    | V     |
| V <sub>CCO</sub>                   | Output drivers supply voltage for HD I/O banks | -0.500 | 3.400                    | V     |
|                                    | Output drivers supply voltage for HP I/O banks | -0.500 | 2.000                    | V     |
| V <sub>CCAUX_IO</sub> <sup>3</sup> | Auxiliary supply voltage for the I/O banks     | -0.500 | 2.000                    | V     |
| V <sub>REF</sub>                   | Input reference voltage                        | -0.500 | 2.000                    | V     |
| V <sub>IN</sub> <sup>4, 5, 6</sup> | I/O input voltage for HD I/O banks             | -0.550 | V <sub>CCO</sub> + 0.550 | V     |
|                                    |                                                |        |                          |       |

| Symbol                   | Description <sup>1</sup>                                                                        | Min    | Max                      | Unit     |
|--------------------------|-------------------------------------------------------------------------------------------------|--------|--------------------------|----------|
|                          | I/O input voltage for HP I/O banks                                                              | -0.550 | V <sub>CCO</sub> + 0.550 | V        |
| V <sub>BATT</sub>        | Key memory battery backup supply                                                                | -0.500 | 2.000                    | V        |
| I <sub>DC</sub>          | Available output current at the pad                                                             | -20    | 20                       | mA       |
| I <sub>RMS</sub>         | Available RMS output current at the pad                                                         | -20    | 20                       | mA       |
| GTH or GTY Tr            | ansceiver <sup>7</sup>                                                                          |        |                          |          |
| V <sub>MGTAVCC</sub>     | Analog supply voltage for transceiver circuits                                                  | -0.500 | 1.000                    | V        |
| V <sub>MGTAVTT</sub>     | Analog supply voltage for transceiver termination circuits                                      | -0.500 | 1.300                    | V        |
| V <sub>MGTVCCAUX</sub>   | Auxiliary analog Quad PLL (QPLL) voltage supply for transceivers                                | -0.500 | 1.900                    | V        |
| V <sub>MGTREFCLK</sub>   | Transceiver reference clock absolute input voltage                                              | -0.500 | 1.300                    | V        |
| V <sub>MGTAVTTRCAL</sub> | Analog supply voltage for the resistor calibration circuit of the transceiver column            | -0.500 | 1.300                    | V        |
| V <sub>IN</sub>          | Receiver (RXP/RXN) and transmitter (TXP/TXN) absolute input voltage                             | -0.500 | 1.200                    | V        |
| IDCIN-FLOAT              | DC input current for receiver input pins DC coupled RX termination = floating <sup>8</sup>      | _      | 10                       | mA       |
| I <sub>DCIN</sub> -      | DC input current for receiver input pins DC coupled RX termination = V <sub>MGTAVTT</sub>       | -      | 10                       | mA       |
| I <sub>DCIN-GND</sub>    | DC input current for receiver input pins DC coupled RX termination = GND <sup>9</sup>           | _      | 0                        | mA       |
| IDCIN-PROG               | DC input current for receiver input pins DC coupled RX termination = programmable <sup>10</sup> | _      | 0                        | mA       |
| I <sub>DCOUT</sub> -     | DC output current for transmitter pins DC coupled RX termination = floating                     | -      | 6                        | mA       |
| I <sub>DCOUT</sub> -     | DC output current for transmitter pins DC coupled RX termination = V <sub>MGTAVTT</sub>         | _      | 6                        | mA       |
| System Monitor           | ,                                                                                               |        | I                        | <u> </u> |
| V <sub>CCADC</sub>       | System Monitor supply relative to GNDADC                                                        | -0.500 | 2.000                    | V        |

| Symbol            | Description <sup>1</sup>                                                        | Min         | Max   | Units |
|-------------------|---------------------------------------------------------------------------------|-------------|-------|-------|
| V <sub>REFP</sub> | System Monitor reference input relative to GNDADC                               | -0.500      | 2.000 | V     |
| Temperature 1     |                                                                                 |             |       |       |
| T <sub>STG</sub>  | Storage temperature (ambient)                                                   | <b>–</b> 65 | 150   | °C    |
| T <sub>SOL</sub>  | Maximum dry rework soldering temperature                                        | _           | 260   | °C    |
|                   | Maximum reflow soldering temperature for SBVB484, SFVB784, and FFVB676 packages | _           | 250   | °C    |
|                   | Maximum reflow soldering temperature for UBVA368 package                        | _           | 245   | °C    |
| T <sub>j</sub>    | Maximum junction temperature                                                    | _           | 125   | °C    |

- 1. Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
- 2. V<sub>CCINT IO</sub> must be connected to V<sub>CCBRAM</sub>.
- 3.  $V_{CCAUX\ IO}$  must be connected to  $V_{CCAUX}$ .
- 4. The lower absolute voltage specification always applies.
- 5. For I/O operation, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).
- 6. When operating outside of the recommended operating conditions, refer to Table 1 and Table 2 for maximum overshoot and undershoot specifications.
- 7. For more information on supported GTH or GTY transceiver terminations see the *UltraScale Architecture GTH Transceivers User Guide* (UG576) or *UltraScale Architecture GTY Transceivers User Guide* (UG578).
- 8. AC coupled operation is not supported for RX termination = floating.
- 9. For GTY transceivers, DC coupled operation is not supported for RX termination = GND.
- 10. DC coupled operation is not supported for RX termination = programmable.
- 11. For soldering guidelines and thermal considerations, see the *UltraScale and UltraScale+* FPGAs Packaging and Pinouts Product Specification (UG575).

# **Recommended Operating Conditions**

#### **Table: Recommended Operating Conditions**

| Symbol     | Description 1, 2 | Min | Тур | Max | Units |
|------------|------------------|-----|-----|-----|-------|
| FPGA Logic |                  |     |     |     |       |

| Symbol                             | Description 1, 2                                                                                    | Min        | Тур   | Max                      | Units |
|------------------------------------|-----------------------------------------------------------------------------------------------------|------------|-------|--------------------------|-------|
| V <sub>CCINT</sub>                 | Internal supply voltage                                                                             | 0.825      | 0.850 | 0.876                    | V     |
|                                    | For -1LI (V <sub>CCINT</sub> = 0.72V) devices: internal supply voltage                              | 0.698      | 0.720 | 0.742                    | V     |
| V <sub>CCINT_IO</sub> <sup>3</sup> | Internal supply voltage for the I/O banks                                                           | 0.825      | 0.850 | 0.876                    | V     |
|                                    | For -1LI (V <sub>CCINT</sub> = 0.72V) devices: internal supply voltage for the I/O banks            | 0.825      | 0.850 | 0.876                    | V     |
| V <sub>CCBRAM</sub>                | Block RAM supply voltage                                                                            | 0.825      | 0.850 | 0.876                    | V     |
| V <sub>CCAUX</sub>                 | Auxiliary supply voltage                                                                            | 1.746      | 1.800 | 1.854                    | V     |
| V <sub>CCO</sub> 4, 5              | Supply voltage for HD I/O banks                                                                     | 1.140      | _     | 3.400                    | V     |
|                                    | Supply voltage for HP I/O banks                                                                     | 0.950      | _     | 1.900                    | V     |
| V <sub>CCAUX_IO</sub> <sup>6</sup> | Auxiliary I/O supply voltage                                                                        | 1.746      | 1.800 | 1.854                    | V     |
| V <sub>IN</sub> <sup>7</sup>       | I/O input voltage                                                                                   | -<br>0.200 | _     | V <sub>CCO</sub> + 0.200 | V     |
| I <sub>IN</sub> <sup>8</sup>       | Maximum current through any pin in a powered or unpowered bank when forward biasing the clamp diode | _          | _     | 10                       | mA    |
| V <sub>BATT</sub> <sup>9</sup>     | Battery voltage                                                                                     | 1.000      | _     | 1.890                    | V     |
| GTH or GTY Tr                      | ansceiver                                                                                           |            |       |                          |       |
| V <sub>MGTAVCC</sub> <sup>10</sup> | Analog supply voltage for the GTH or GTY transceiver                                                | 0.873      | 0.900 | 0.927                    | V     |
| V <sub>MGTAVTT</sub> <sup>10</sup> | Analog supply voltage for the GTH or GTY transmitter and receiver termination circuits              | 1.164      | 1.200 | 1.236                    | V     |
| V <sub>MGTVCCAUX</sub>             | Auxiliary analog QPLL voltage supply for the transceivers                                           | 1.746      | 1.800 | 1.854                    | V     |
| V <sub>MGTAVTTRCAL</sub>           | Analog supply voltage for the resistor calibration circuit of the GTH or GTY transceiver column     | 1.164      | 1.200 | 1.236                    | V     |
| System Monitor                     |                                                                                                     |            | ı     |                          | 1     |
| V <sub>CCADC</sub>                 | System Monitor supply relative to GNDADC                                                            | 1.746      | 1.800 | 1.854                    | V     |
| V <sub>REFP</sub>                  | System Monitor externally supplied reference voltage relative to GNDADC                             | 1.200      | 1.250 | 1.300                    | V     |

| Symbol                       | Description <sup>1, 2</sup>                                                             | Min | Тур | Max | Units |
|------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Temperature                  |                                                                                         |     |     |     |       |
| T <sub>j</sub> <sup>11</sup> | Junction temperature operating range for extended (E) temperature devices <sup>12</sup> | 0   | _   | 100 | °C    |
|                              | Junction temperature operating range for industrial (I) temperature devices             | -40 | _   | 100 | °C    |
|                              | Junction temperature operating range for eFUSE programming <sup>13</sup>                | -40 | _   | 125 | °C    |

- 1. All voltages are relative to GND, assuming supplies are present.
- 2. For the design of the power distribution system consult the *UltraScale Architecture PCB Design User Guide* (UG583).
- 3.  $V_{CCINT\ IO}$  must be connected to  $V_{CCBRAM}$ .
- 4. For  $V_{CCO\_0}$ , the recommended nominal operating voltage is 1.5V or 1.8V, and the minimum voltage for power on and during configuration is 1.425V. After configuration, data is retained even if  $V_{CCO}$  drops to 0V.
- 5. Includes  $V_{CCO}$  of 1.0V (HP I/O only), 1.2V, 1.35V, 1.5V, 1.8V, 2.5V (HD I/O only) at ±5%, and 3.3V (HD I/O only) at +3/–5%.
- 6. V<sub>CCAUX</sub> IO must be connected to V<sub>CCAUX</sub>.
- 7. The lower absolute voltage specification always applies.
- 8. A total of 200 mA per bank should not be exceeded.
- 9. If battery is not used, connect V<sub>BATT</sub> to either GND or V<sub>CCAUX</sub>.
- Each voltage listed requires filtering as described in the UltraScale Architecture GTH
   Transceivers User Guide (UG576) or the UltraScale Architecture GTY Transceivers User
   Guide (UG578) .
- 11. Xilinx recommends measuring the  $T_j$  of a device using the system monitor as described in the UltraScale Architecture System Monitor User Guide (UG580). The system monitor temperature measurement errors (that are described in Table 1) must be accounted for in your design. For example, when using the system monitor with an external reference of 1.25V, and when the system monitor reports 97°C, there is a measurement error  $\pm 3$ °C. A reading of 97°C is considered the maximum adjusted  $T_j$  (100°C 3°C = 97°C).
- 12. Devices labeled with the speed/temperature grade of -2LE can operate for a limited time at a junction temperature between 100°C and 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal voltage of 0.85V or a low-voltage of 0.72V). Operation up to  $T_j = 110$ °C is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of the device lifetime.
- 13. Do not program eFUSE during device configuration (e.g., during configuration, during configuration readback, or when readback CRC is active).

# DC Characteristics Over Recommended Operating Conditions

**Table: DC Characteristics Over Recommended Operating Conditions** 

| Symbol                        | Description                                                                              | Min  | Typ 1 | Max  | Unit |
|-------------------------------|------------------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>DRINT</sub>            | Data retention V <sub>CCINT</sub> voltage (below which configuration data might be lost) | 0.68 | _     | _    | V    |
| V <sub>DRAUX</sub>            | Data retention V <sub>CCAUX</sub> voltage (below which configuration data might be lost) | 1.5  | _     | _    | V    |
| I <sub>REF</sub>              | V <sub>REF</sub> leakage current per pin                                                 | _    | _     | 15   | μΑ   |
| C <sub>IN</sub> <sup>3</sup>  | Die input capacitance at the pad (HP I/O)                                                | _    | _     | 3.1  | pF   |
|                               | Die input capacitance at the pad (HD I/O)                                                | _    | _     | 4.75 | pF   |
| I <sub>RPU</sub>              | Pad pull-up (when selected) at $V_{IN} = 0V$ , $V_{CCO} = 3.3V$                          | 75   | _     | 190  | μΑ   |
|                               | Pad pull-up (when selected) at $V_{IN} = 0V$ , $V_{CCO} = 2.5V$                          | 50   | _     | 169  | μΑ   |
|                               | Pad pull-up (when selected) at $V_{IN} = 0V$ , $V_{CCO} = 1.8V$                          | 60   | _     | 120  | μΑ   |
|                               | Pad pull-up (when selected) at $V_{IN} = 0V$ , $V_{CCO} = 1.5V$                          | 30   | _     | 120  | μΑ   |
|                               | Pad pull-up (when selected) at $V_{IN} = 0V$ , $V_{CCO} = 1.2V$                          | 10   | _     | 100  | μΑ   |
| I <sub>RPD</sub>              | Pad pull-down (when selected) at V <sub>IN</sub> = 3.3V                                  | 60   | _     | 200  | μΑ   |
|                               | Pad pull-down (when selected) at V <sub>IN</sub> = 1.8V                                  | 29   | _     | 120  | μΑ   |
| ICCADCON                      | Analog supply current for the SYSMON circuits in the power-up state                      | _    | _     | 8    | mA   |
| ICCADCOFF                     | Analog supply current for the SYSMON circuits in the power-down state                    | _    | _     | 1.5  | mA   |
| I <sub>BATT</sub> 4, 5        | Battery supply current at V <sub>BATT</sub> = 1.89V                                      | _    | _     | 650  | nA   |
|                               | Battery supply current at V <sub>BATT</sub> = 1.20V                                      | _    | _     | 150  | nA   |
| I <sub>PFS</sub> <sup>6</sup> | V <sub>CCAUX</sub> additional supply current during eFUSE programming                    | _    | _     | 115  | mA   |

| Symbol                           | Description                                                                                                | Min                     | Typ 1                      | Max                        | Units |
|----------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|----------------------------|-------|
| Internal V <sub>REF</sub>        | 50% V <sub>CCO</sub>                                                                                       | V <sub>CCO</sub> x 0.49 | V <sub>CCO</sub> x<br>0.50 | V <sub>CCO</sub> x<br>0.51 | V     |
|                                  | 70% V <sub>CCO</sub>                                                                                       | V <sub>CCO</sub> x 0.69 | V <sub>CCO</sub> x<br>0.70 | V <sub>CCO</sub> x 0.71    | V     |
| Differential termination         | Programmable differential termination (TERM_100) for HP I/O banks                                          | -35%                    | 100                        | +35%                       | Ω     |
| n                                | Temperature diode ideality factor                                                                          | _                       | 1.026                      | _                          | _     |
| r                                | Temperature diode series resistance                                                                        | _                       | 2                          | _                          | Ω     |
| Calibrated progra specification) | mmable on-die termination (DCI) in HP I/O bank                                                             | ks <sup>7</sup> (measu  | red per Ji                 | EDEC                       |       |
| R <sup>9</sup>                   | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 where ODT = RTT_40 | -10%<br>8               | 40                         | +10%                       | Ω     |
|                                  | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 where ODT = RTT_48 | -10%<br>8               | 48                         | +10%                       | Ω     |
|                                  | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 where ODT = RTT_60 | -10%<br>8               | 60                         | +10%                       | Ω     |
|                                  | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_40                                      | -10%<br>8               | 40                         | +10%                       | Ω     |
|                                  | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_48                                      | -10%<br>8               | 48                         | +10%                       | Ω     |
|                                  | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_60                                      | -10%<br>8               | 60                         | +10%                       | Ω     |
|                                  | Programmable input termination to $V_{CCO}$<br>where ODT = RTT_120                                         | -10%<br>8               | 120                        | +10%                       | Ω     |
|                                  | Programmable input termination to $V_{CCO}$ where ODT = RTT_240                                            | -10%<br>8               | 240                        | +10%                       | Ω     |

Uncalibrated programmable on-die termination in HP I/Os banks (measured per JEDEC specification)

| Symbol            | Description                                                                                             | Min        | Typ 1    | Max  | Units |
|-------------------|---------------------------------------------------------------------------------------------------------|------------|----------|------|-------|
| R <sup>9</sup>    | The venin equivalent resistance of programmable input termination to $V_{CCO}/2$ where ODT = RTT_40     | -50%       | 40       | +50% | Ω     |
|                   | The venin equivalent resistance of programmable input termination to $V_{\rm CCO}/2$ where ODT = RTT_48 | -50%       | 48       | +50% | Ω     |
|                   | The venin equivalent resistance of programmable input termination to $V_{\rm CCO}/2$ where ODT = RTT_60 | -50%       | 60       | +50% | Ω     |
|                   | Programmable input termination to $V_{CCO}$<br>where ODT = RTT_40                                       | -50%       | 40       | +50% | Ω     |
|                   | Programmable input termination to $V_{CCO}$ where ODT = RTT_48                                          | -50%       | 48       | +50% | Ω     |
|                   | Programmable input termination to $V_{CCO}$ where ODT = RTT_60                                          | -50%       | 60       | +50% | Ω     |
|                   | Programmable input termination to $V_{CCO}$ where ODT = RTT_120                                         | -50%       | 120      | +50% | Ω     |
|                   | Programmable input termination to $V_{CCO}$ where ODT = RTT_240                                         | -50%       | 240      | +50% | Ω     |
| Uncalibrated prog | grammable on-die termination in HD I/O banks (n                                                         | neasured p | oer JEDE | С    |       |
| R <sup>9</sup>    | The venin equivalent resistance of programmable input termination to $V_{\rm CCO}/2$ where ODT = RTT_48 | -50%       | 48       | +50% | Ω     |

Symbol Description Min Typ 1 Max Units

- 1. Typical values are specified at nominal voltage, 25°C.
- 2. For the HP I/O banks with a  $V_{CCO}$  of 1.8V and separated  $V_{CCO}$  and  $V_{CCAUX\_IO}$  power supplies, the I<sub>I</sub> maximum current is 70  $\mu$ A.
- 3. This measurement represents the die capacitance at the pad, not including the package.
- 4. Maximum value specified for worst case process at 25°C.
- 5. I<sub>BATT</sub> is measured when the battery-backed RAM (BBRAM) is enabled.
- 6. Do not program eFUSE during device configuration (e.g., during configuration, during configuration readback, or when readback CRC is active).
- 7. VRP resistor tolerance is  $(240\Omega \pm 1\%)$ .
- 8. If VRP resides at a different bank (DCI cascade), the range increases to ±15%.
- 9. On-die input termination resistance, for more information see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).

# VIN Maximum Allowed AC Voltage Overshoot and Undershoot

#### Table: $V_{\text{IN}}$ Maximum Allowed AC Voltage Overshoot and Undershoot for HD I/O Banks

| C Voltage Overshoo      | ot% of UI 2 at -40°C to 100 | CAC Voltage Undersho | oo% of UI 2 at -40°C to |
|-------------------------|-----------------------------|----------------------|-------------------------|
| V <sub>CCO</sub> + 0.30 | 100%                        | -0.30                | 100%                    |
| V <sub>CCO</sub> + 0.35 | 100%                        | -0.35                | 90%                     |
| V <sub>CCO</sub> + 0.40 | 100%                        | -0.40                | 78%                     |
| V <sub>CCO</sub> + 0.45 | 100%                        | -0.45                | 40%                     |
| V <sub>CCO</sub> + 0.50 | 100%                        | -0.50                | 24%                     |
| V <sub>CCO</sub> + 0.55 | 100%                        | -0.55                | 18.0%                   |
| V <sub>CCO</sub> + 0.60 | 100%                        | -0.60                | 13.0%                   |
| V <sub>CCO</sub> + 0.65 | 100%                        | -0.65                | 10.8%                   |
| V <sub>CCO</sub> + 0.70 | 92%                         | -0.70                | 9.0%                    |
| V <sub>CCO</sub> + 0.75 | 92%                         | -0.75                | 7.0%                    |
| V <sub>CCO</sub> + 0.80 | 92%                         | -0.80                | 6.0%                    |
| V <sub>CCO</sub> + 0.85 | 92%                         | -0.85                | 5.0%                    |
| V <sub>CCO</sub> + 0.90 | 92%                         | -0.90                | 4.0%                    |

| AC Voltage Overshoo     | ot% of UI <sup>2</sup> at –40°C to 100° | CAC Voltage Undersho | 06% <sup>1</sup> of UI <sup>2</sup> at −40°C to 100 | °C |
|-------------------------|-----------------------------------------|----------------------|-----------------------------------------------------|----|
| V <sub>CCO</sub> + 0.95 | 92%                                     | -0.95                | 2.5%                                                |    |

- 1. A total of 200 mA per bank should not be exceeded.
- 2. For UI smaller than 20  $\mu$ s.

#### Table: V<sub>IN</sub> Maximum Allowed AC Voltage Overshoot and Undershoot for HP I/O Banks

| Voltage Overshoot?      | of UI <sup>2</sup> at –40°C to 10 | 0°CAC Voltage Undershoo | % of UI 2 at –40°C to |
|-------------------------|-----------------------------------|-------------------------|-----------------------|
| V <sub>CCO</sub> + 0.30 | 100%                              | -0.30                   | 100%                  |
| V <sub>CCO</sub> + 0.35 | 100%                              | -0.35                   | 100%                  |
| V <sub>CCO</sub> + 0.40 | 92%                               | -0.40                   | 92%                   |
| V <sub>CCO</sub> + 0.45 | 50%                               | -0.45                   | 50%                   |
| V <sub>CCO</sub> + 0.50 | 20%                               | -0.50                   | 20%                   |
| V <sub>CCO</sub> + 0.55 | 10%                               | -0.55                   | 10%                   |
| V <sub>CCO</sub> + 0.60 | 6%                                | -0.60                   | 6%                    |
| V <sub>CCO</sub> + 0.65 | 2%                                | -0.65                   | 2%                    |
| V <sub>CCO</sub> + 0.70 | 2%                                | -0.70                   | 2%                    |

- 1. A total of 200 mA per bank should not be exceeded.
- 2. For UI smaller than 20  $\mu$ s.

# **Quiescent Supply Current**

#### **Table: Typical Quiescent Supply Current**

| Symbol  | Description 1, 2, 3                 | Device  | Speed Grade and V <sub>CCINT</sub> Operating J viols |      |       |    |  |  |  |
|---------|-------------------------------------|---------|------------------------------------------------------|------|-------|----|--|--|--|
|         |                                     |         | 0.85V                                                |      | 0.72V |    |  |  |  |
|         |                                     |         | -2                                                   | -1   | -1    |    |  |  |  |
| ICCINTQ | Quiescent V <sub>CCINT</sub> supply | XCAU10P | 424                                                  | 424  | 372   | mA |  |  |  |
|         | current                             | XCAU15P | 424                                                  | 424  | 372   | mA |  |  |  |
|         |                                     | XCAU20P | 1181                                                 | 1181 | 1037  | mA |  |  |  |
|         |                                     | XCAU25P | 1181                                                 | 1181 | 1037  | mA |  |  |  |

| Symbol                 | Description 1, 2, 3                         | Device      | Speed Gr | ing/ <b>Wotts</b> a |       |    |
|------------------------|---------------------------------------------|-------------|----------|---------------------|-------|----|
|                        |                                             |             | 0.0      | 35V                 | 0.72V |    |
|                        |                                             |             | -2       | -1                  | -1    |    |
| I <sub>CCINT_IOQ</sub> | Quiescent V <sub>CCINT_IO</sub> supply      | XCAU10P     | 44       | 44                  | 44    | mA |
|                        | current                                     | XCAU15P     | 44       | 44                  | 44    | mA |
|                        |                                             | XCAU20P     | 59       | 59                  | 59    | mA |
|                        |                                             | XCAU25P     | 59       | 59                  | 59    | mA |
| I <sub>CCOQ</sub>      | Quiescent V <sub>CCO</sub> supply current   | All devices | 1        | 1                   | 1     | mA |
| ICCAUXQ                | Quiescent V <sub>CCAUX</sub> supply current | XCAU10P     | 55       | 55                  | 55    | mA |
|                        |                                             | XCAU15P     | 55       | 55                  | 55    | mA |
|                        |                                             | XCAU20P     | 153      | 153                 | 153   | mA |
|                        |                                             | XCAU25P     | 153      | 153                 | 153   | mA |
| I <sub>CCAUX_IOC</sub> | Q Quiescent V <sub>CCAUX_IO</sub> supply    | XCAU10P     | 24       | 24                  | 24    | mA |
|                        | current                                     | XCAU15P     | 24       | 24                  | 24    | mA |
|                        |                                             | XCAU20P     | 32       | 32                  | 32    | mA |
|                        |                                             | XCAU25P     | 32       | 32                  | 32    | mA |
| ICCBRAMQ               | Quiescent V <sub>CCBRAM</sub> supply        | XCAU10P     | 5        | 5                   | 5     | mA |
|                        | current                                     | XCAU15P     | 5        | 5                   | 5     | mA |
|                        |                                             | XCAU20P     | 17       | 17                  | 17    | mA |
|                        |                                             | XCAU25P     | 17       | 17                  | 17    | mA |

- 1. Typical values are specified at nominal voltage, 85°C junction temperatures (T<sub>j</sub>) with single-ended SelectIO™ resources.
- 2. Typical values are for blank configured devices with no output current loads, no active input pull-up resistors, and all I/O pins are 3-state and floating.
- 3. Use the Xilinx® Power Estimator (XPE) spreadsheet tool (download at <a href="www.xilinx.com/power">www.xilinx.com/power</a>) to estimate static power consumption for conditions or supplies other than those specified.

# **Power Supply Sequencing**

# Power-On/Off Power Supply Sequencing

The recommended power-on sequence is  $V_{CCINT}$ ,  $V_{CCINT\_IO}/V_{CCBRAM}$ ,  $V_{CCAUX}/V_{CCAUX\_IO}$ , and  $V_{CCO}$  to achieve minimum current draw and ensure that the I/Os are 3-stated at power-on. The recommended power-off sequence is the reverse of the power-on sequence. If  $V_{CCINT}$  and  $V_{CCINT\_IO}/V_{CCBRAM}$  have the same recommended voltage levels, they can be powered by the same supply and ramped simultaneously.  $V_{CCINT\_IO}$  must be connected to  $V_{CCBRAM}$ . If  $V_{CCAUX}/V_{CCAUX\_IO}$  and  $V_{CCO}$  have the same recommended voltage levels, they can be powered by the same supply and ramped simultaneously.  $V_{CCAUX}$  and  $V_{CCAUX\_IO}$  must be connected together.  $V_{CCADC}$  and  $V_{REF}$  can be powered at any time and have no power-up sequencing requirements.

The recommended power-on sequence to achieve minimum current draw for the GTH or GTY transceivers is  $V_{CCINT}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVTT}$  OR  $V_{MGTAVCC}$ ,  $V_{CCINT}$ ,  $V_{MGTAVTT}$ . There is no recommended sequencing for  $V_{MGTVCCAUX}$ . Both  $V_{MGTAVCC}$  and  $V_{CCINT}$  can be ramped simultaneously. The recommended power-off sequence is the reverse of the power-on sequence to achieve minimum current draw. If these recommended sequences are not met, current drawn from  $V_{MGTAVTT}$  can be higher than specifications during power-up and power-down.

# **Power Supply Requirements**

Table 1 shows the minimum current, in addition to I<sub>CCQ</sub> maximum, required by each Artix UltraScale+ FPGA for proper power-on and configuration. If these current minimums are met, the device powers on after all supplies have passed through their power-on reset threshold voltages. The device must not be configured until after V<sub>CCINT</sub> is applied. Once initialized and configured, use the Xilinx Power Estimator (XPE) to estimate current drain on these supplies. The XPE tool (download at https://www.xilinx.com/power) is also used to estimate power-on current for all supplies.

#### **Table: Power-on Current by Device**

| Device  | ICCINTMIN                      | ICCBRAMMIN + ICCINT_IOM                                | N ICCOMIN              | ICCAUXMIN + ICCAUX_IOM                                | <sub>IN</sub> Units |
|---------|--------------------------------|--------------------------------------------------------|------------------------|-------------------------------------------------------|---------------------|
| XCAU10F | P I <sub>CCINTQ</sub> +<br>770 | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub><br>+ 409 | I <sub>CCOQ</sub> + 50 | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub><br>+ 386 | mA                  |
| XCAU15F | P I <sub>CCINTQ</sub> +<br>770 | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub><br>+ 409 | I <sub>CCOQ</sub> + 50 | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub><br>+ 386 | mA                  |
| XCAU20F | P I <sub>CCINTQ</sub> + 770    | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub><br>+ 476 | I <sub>CCOQ</sub> + 50 | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub><br>+ 515 | mA                  |
| XCAU25F | P I <sub>CCINTQ</sub> + 770    | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub><br>+ 476 | I <sub>CCOQ</sub> + 50 | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub><br>+ 515 | mA                  |

#### **Table: Power Supply Ramp Time**

| Symbol                 | Description                                        | Min | Max | Units |
|------------------------|----------------------------------------------------|-----|-----|-------|
| T <sub>VCCINT</sub>    | Ramp time from GND to 95% of V <sub>CCINT</sub>    | 0.2 | 40  | ms    |
| T <sub>VCCINT_IO</sub> | Ramp time from GND to 95% of V <sub>CCINT_IO</sub> | 0.2 | 40  | ms    |

| Symbol                 | Description                                         | Min | Max | Units |
|------------------------|-----------------------------------------------------|-----|-----|-------|
| T <sub>VCCO</sub>      | Ramp time from GND to 95% of V <sub>CCO</sub>       | 0.2 | 40  | ms    |
| T <sub>VCCAUX</sub>    | Ramp time from GND to 95% of V <sub>CCAUX</sub>     | 0.2 | 40  | ms    |
| T <sub>VCCBRAM</sub>   | Ramp time from GND to 95% of V <sub>CCBRAM</sub>    | 0.2 | 40  | ms    |
| T <sub>MGTAVCC</sub>   | Ramp time from GND to 95% of V <sub>MGTAVCC</sub>   | 0.2 | 40  | ms    |
| T <sub>MGTAVTT</sub>   | Ramp time from GND to 95% of V <sub>MGTAVTT</sub>   | 0.2 | 40  | ms    |
| T <sub>MGTVCCAUX</sub> | Ramp time from GND to 95% of V <sub>MGTVCCAUX</sub> | 0.2 | 40  | ms    |

# **DC Input and Output Levels**

Values for  $V_{IL}$  and  $V_{IH}$  are recommended input voltages. Values for  $I_{OL}$  and  $I_{OH}$  are guaranteed over the recommended operating conditions at the  $V_{OL}$  and  $V_{OH}$  test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at a minimum  $V_{CCO}$  with the respective  $V_{OL}$  and  $V_{OH}$  voltage levels shown. Other standards are sample tested.

### I/O Levels

#### Table: SelectIO DC Input and Output Levels For HD I/O Banks

| I/O Standard 1, 2 |            | V <sub>IL</sub>             | V                       | IH                                | V <sub>OL</sub>             | V <sub>OH</sub>             | I <sub>OL</sub> | I <sub>OH</sub> |
|-------------------|------------|-----------------------------|-------------------------|-----------------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
|                   | V, Min     | V, Max                      | V, Min                  | V, Max                            | V, Max                      | V, Min                      | mA              | mA              |
| HSTL_I            | -<br>0.300 | V <sub>REF</sub> –<br>0.100 | V <sub>REF</sub> + 0.1  | 0 <b>0/</b> <sub>CCO</sub> + 0.3  | 300 0.400                   | V <sub>CCO</sub> – 0.400    | 8.0             | 8.0             |
| HSTL_I_18         | -<br>0.300 | V <sub>REF</sub> –<br>0.100 | V <sub>REF</sub> + 0.1  | 0 <b>0/</b> <sub>CCO</sub> + 0.3  | 300 0.400                   | V <sub>CCO</sub> – 0.400    | 8.0             | -<br>8.0        |
| HSUL_12           | -<br>0.300 | V <sub>REF</sub> –<br>0.130 | V <sub>REF</sub> + 0.1  | 3 <b>0</b> / <sub>CCO</sub> + 0.3 | 300 20%<br>V <sub>CCO</sub> | 80%<br>V <sub>CCO</sub>     | 0.1             | -<br>0.1        |
| LVCMOS12          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.3            | 300 0.400                   | V <sub>CCO</sub> – 0.400    | Note<br>3       | Note<br>3       |
| LVCMOS15          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.3            | 300 0.450                   | V <sub>CCO</sub> –<br>0.450 | Note<br>4       | Note<br>4       |
| LVCMOS18          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.3            | 300 0.450                   | V <sub>CCO</sub> –<br>0.450 | Note<br>4       | Note<br>4       |

| I/O Standard 1, 2 |            | V <sub>IL</sub>             | V                      | İH                                | V <sub>OL</sub>                          | V <sub>OH</sub>          | I <sub>OL</sub>  | I <sub>OH</sub> |
|-------------------|------------|-----------------------------|------------------------|-----------------------------------|------------------------------------------|--------------------------|------------------|-----------------|
|                   | V, Min     | V, Max                      | V, Min                 | V, Max                            | V, Max                                   | V, Min                   | mA               | mA              |
| LVCMOS25          | -<br>0.300 | 0.700                       | 1.700                  | V <sub>CCO</sub> + 0.0            | 3000.400                                 | V <sub>CCO</sub> – 0.400 | Note<br>4        | Note<br>4       |
| LVCMOS33          | -<br>0.300 | 0.800                       | 2.000                  | 3.400                             | 0.400                                    | V <sub>CCO</sub> – 0.400 | Note<br>4        | Note<br>4       |
| LVTTL             | -<br>0.300 | 0.800                       | 2.000                  | 3.400                             | 0.400                                    | 2.400                    | Note<br>4        | Note<br>4       |
| SSTL12            | -<br>0.300 | V <sub>REF</sub> –<br>0.100 | V <sub>REF</sub> + 0.1 | 0 <b>0</b> / <sub>CCO</sub> + 0.0 | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.150 | V <sub>CCO</sub> /2 + 0  | 0. <b>19</b> 025 | -<br>14.25      |
| SSTL135           | -<br>0.300 | V <sub>REF</sub> –<br>0.090 | V <sub>REF</sub> + 0.0 | 9 <b>0/</b> <sub>CCO</sub> + 0.3  | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.150 | V <sub>CCO</sub> /2 + (  | 0.1 <b>5.9</b>   | -<br>8.9        |
| SSTL135_II        | -<br>0.300 | V <sub>REF</sub> –<br>0.090 | V <sub>REF</sub> + 0.0 | 9 <b>0/</b> <sub>CCO</sub> + 0.3  | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.150 | V <sub>CCO</sub> /2 + (  | 0. <b>15</b> 00  | –<br>13.0       |
| SSTL15            | -<br>0.300 | V <sub>REF</sub> –<br>0.100 | V <sub>REF</sub> + 0.1 | 0 <b>0</b> / <sub>CCO</sub> + 0.3 | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.175 | V <sub>CCO</sub> /2 + (  | 0.1 <b>87.9</b>  | -<br>8.9        |
| SSTL15_II         | -<br>0.300 | V <sub>REF</sub> –<br>0.100 | V <sub>REF</sub> + 0.1 | 0 <b>0</b> / <sub>CCO</sub> + 0.3 | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.175 | V <sub>CCO</sub> /2 + 0  | 0. <b>17</b> 50  | -<br>13.0       |
| SSTL18_I          | -<br>0.300 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.1 | 25/ <sub>CCO</sub> + 0.3          | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.470 | V <sub>CCO</sub> /2 + (  | 0.4 <b>87.0</b>  | -<br>8.0        |
| SSTL18_II         | -<br>0.300 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.1 | 25/ <sub>CCO</sub> + 0.3          | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.600 | V <sub>CCO</sub> /2 + 0  | D. <b>63</b> 04  | –<br>13.4       |

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).
- 3. Supported drive strengths of 4, 8, or 12 mA in HD I/O banks.
- 4. Supported drive strengths of 4, 8, 12, or 16 mA in HD I/O banks.

#### Table: SelectiO DC Input and Output Levels for HP I/O Banks

| I/O Standard 1, 2 | , <b>3</b> | 3 V <sub>IL</sub>           |                        | V <sub>IH</sub>                  |          | V <sub>OH</sub>          | I <sub>OL</sub> | I <sub>OH</sub> |
|-------------------|------------|-----------------------------|------------------------|----------------------------------|----------|--------------------------|-----------------|-----------------|
|                   | V, Min     | V, Max                      | V, Min                 | V, Max                           | V, Max   | V, Min                   | mA              | mA              |
| HSTL_I            | -<br>0.300 | V <sub>REF</sub> –<br>0.100 | V <sub>REF</sub> + 0.1 | 0 <b>0/</b> <sub>CCO</sub> + 0.3 | 3000.400 | V <sub>CCO</sub> – 0.400 | 5.8             | –<br>5.8        |

| I/O Standard 1, 2                 | , 3        | V <sub>IL</sub>             | V                       | /IH                                | V <sub>OL</sub>                          | V <sub>OH</sub>          | I <sub>OL</sub>   | I <sub>OH</sub> |
|-----------------------------------|------------|-----------------------------|-------------------------|------------------------------------|------------------------------------------|--------------------------|-------------------|-----------------|
|                                   | V, Min     | V, Max                      | V, Min                  | V, Max                             | V, Max                                   | V, Min                   | mA                | mA              |
| HSTL_I_12                         | -<br>0.300 | V <sub>REF</sub> –<br>0.080 | V <sub>REF</sub> + 0.0  | 08 <b>0/</b> <sub>CCO</sub> + 0.3  | 300 25%<br>V <sub>CCO</sub>              | 75%<br>V <sub>CCO</sub>  | 4.1               | -<br>4.1        |
| HSTL_I_18                         | -<br>0.300 | V <sub>REF</sub> –<br>0.100 | V <sub>REF</sub> + 0.1  | 0 <b>0</b> / <sub>CCO</sub> + 0.3  | 3000.400                                 | V <sub>CCO</sub> – 0.400 | 6.2               | -<br>6.2        |
| HSUL_12                           | -<br>0.300 | V <sub>REF</sub> –<br>0.130 | V <sub>REF</sub> + 0.1  | 3 <b>0/</b> <sub>CCO</sub> + 0.3   | 300 20%<br>V <sub>CCO</sub>              | 80%<br>V <sub>CCO</sub>  | 0.1               | _<br>0.1        |
| LVCMOS12                          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.3             | 3000.400                                 | V <sub>CCO</sub> – 0.400 | Note<br>4         | Note<br>4       |
| LVCMOS15                          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.3             | 3000.450                                 | V <sub>CCO</sub> – 0.450 | Note<br>5         | Note<br>5       |
| LVCMOS18                          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.3             | 3000.450                                 | V <sub>CCO</sub> – 0.450 | Note<br>5         | Note<br>5       |
| LVDCI_15                          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.5             | 3000.450                                 | V <sub>CCO</sub> – 0.450 | 7.0               | -<br>7.0        |
| LVDCI_18                          | -<br>0.300 | 35%<br>V <sub>CCO</sub>     | 65%<br>V <sub>CCO</sub> | V <sub>CCO</sub> + 0.5             | 3000.450                                 | V <sub>CCO</sub> – 0.450 | 7.0               | -<br>7.0        |
| SSTL12                            | -<br>0.300 | V <sub>REF</sub> – 0.100    | V <sub>REF</sub> + 0.1  | 00/ <sub>CCO</sub> + 0.5           | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.150 | V <sub>CCO</sub> /2 + 0  | ).1 <b>5.0</b>    | -<br>8.0        |
| SSTL135                           | -<br>0.300 | V <sub>REF</sub> – 0.090    | V <sub>REF</sub> + 0.0  | 09 <b>0</b> / <sub>CCO</sub> + 0.5 | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.150 | V <sub>CCO</sub> /2 + 0  | ).1 <b>5.0</b>    | 9.0             |
| SSTL15                            | -<br>0.300 | V <sub>REF</sub> – 0.100    | V <sub>REF</sub> + 0.1  | 00/ <sub>CCO</sub> + 0.5           | 300 <sub>CCO</sub> /2 –<br>0.175         | V <sub>CCO</sub> /2 + 0  | D. <b>11705</b> 0 | -<br>10.0       |
| SSTL18_I                          | -<br>0.300 | V <sub>REF</sub> – 0.125    | V <sub>REF</sub> + 0.1  | 25/ <sub>CCO</sub> + 0.5           | 30 <b>0</b> <sub>CCO</sub> /2 –<br>0.470 | V <sub>CCO</sub> /2 + 0  | ).4 <b>77.0</b>   | -<br>7.0        |
| MIPI_DPHY_<br>DCI_LP <sup>6</sup> | -<br>0.300 | 0.550                       | 0.880                   | V <sub>CCO</sub> + 0.3             | 300 0.050                                | 1.100                    | 0.01              | _<br>0.01       |

| I/O Standard 1, 2 | , 3    | V <sub>IL</sub> | V      | lH     | V <sub>OL</sub> | V <sub>OH</sub> | I <sub>OL</sub> | I <sub>OH</sub> |
|-------------------|--------|-----------------|--------|--------|-----------------|-----------------|-----------------|-----------------|
|                   | V, Min | V, Max          | V, Min | V, Max | V, Max          | V, Min          | mA              | mA              |

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).
- 3. POD10 and POD12 DC input and output levels are shown in Table 3, Table 8, and Table 9.
- 4. Supported drive strengths of 2, 4, 6, or 8 mA in HP I/O banks.
- 5. Supported drive strengths of 2, 4, 6, 8, or 12 mA in HP I/O banks.
- 6. Low-power option for MIPI\_DPHY\_DCI.

#### Table: DC Input Levels for Single-ended POD10 and POD12 I/O Standards

| I/O Standard 1, 2 | V      | IL                       | V                        | IH                       |
|-------------------|--------|--------------------------|--------------------------|--------------------------|
|                   | V, Min | V, Max                   | V, Min                   | V, Max                   |
| POD10             | -0.300 | V <sub>REF</sub> - 0.068 | V <sub>REF</sub> + 0.068 | V <sub>CCO</sub> + 0.300 |
| POD12             | -0.300 | V <sub>REF</sub> - 0.068 | V <sub>REF</sub> + 0.068 | V <sub>CCO</sub> + 0.300 |

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).

#### Table: Differential SelectIO DC Input and Output Levels

| I/O Standard                      | V <sub>ICM</sub> (V) 1 | V <sub>ID</sub> (V) | 2      | V <sub>ILHS</sub> | V <sub>IHHS</sub> | 3 V <sub>O</sub> | CM (V | 7) 4  | V     | <sub>OD</sub> (V) | 5      |
|-----------------------------------|------------------------|---------------------|--------|-------------------|-------------------|------------------|-------|-------|-------|-------------------|--------|
|                                   | Min Typ Max            | Min Typ             | Max    | Min               | Max               | Min              | Тур   | Max   | Min   | Тур               | Max    |
| SUB_LVDS 8                        | 0.5000.9001.30         | 000.070 –           | _      | _                 | _                 | 0.70             | 00.90 | 01.10 | 00.10 | 00.15             | 00.200 |
| LVPECL                            | 0.3001.2001.42         | 250.1000.35         | 500.60 | 00 –              | _                 | _                | _     | _     | _     | _                 | _      |
| SLVS_400_18                       | 0.0700.2000.33         | 300.140 –           | 0.45   | 50 –              | _                 | _                | _     | _     | _     | _                 | _      |
| SLVS_400_25                       | 0.0700.2000.33         | 300.140 –           | 0.45   | 50 –              | _                 | _                | _     | _     | _     | _                 | _      |
| MIPI_DPHY_<br>DCI_HS <sup>9</sup> | 0.070 - 0.33           | 300.070 –           | _      | -<br>0.040        | 0.460             | 0.15             | 00.20 | 00.25 | 00.14 | 00.20             | 00.270 |

| I/O Standard | V <sub>ICI</sub> | M (V) | 1   | VI  | <sub>D</sub> (V) | 2   | V <sub>ILHS</sub> | V <sub>IHHS</sub> | 3 V <sub>O</sub> | CM (V | <b>4</b> | V   | <sub>OD</sub> (V) | 5   |
|--------------|------------------|-------|-----|-----|------------------|-----|-------------------|-------------------|------------------|-------|----------|-----|-------------------|-----|
|              | Min              | Тур   | Max | Min | Тур              | Max | Min               | Max               | Min              | Тур   | Max      | Min | Тур               | Max |

- 1. V<sub>ICM</sub> is the input common mode voltage.
- 2.  $V_{ID}$  is the input differential voltage  $(Q \overline{Q})$ .
- 3. V<sub>IHHS</sub> and V<sub>ILHS</sub> are the single-ended input high and low voltages, respectively.
- 4. V<sub>OCM</sub> is the output common mode voltage.
- 5.  $V_{OD}$  is the output differential voltage  $(Q \overline{Q})$ .
- 6. LVDS\_25 is specified in Table 1.
- 7. LVDS is specified in Table 1.
- 8. The SUB\_LVDS receiver is supported in HP I/O and HD I/O banks. The SUB\_LVDS transmitter is supported only in HP I/O banks.
- 9. High-speed option for MIPI\_DPHY\_DCI. The V<sub>ID</sub> maximum is aligned with the standard's specification. A higher V<sub>ID</sub> is acceptable as long as the V<sub>IN</sub> specification is also met.

#### Table: Complementary Differential SelectIO DC Input and Output Levels for HD I/O Banks

| I/O Standard  | VI       | CM (V) | 1     | V <sub>ID</sub> ( | V) 2 | V <sub>OL</sub> (V) 3            | V <sub>OH</sub> (V) 4       | I <sub>OL</sub> | I <sub>OH</sub> |
|---------------|----------|--------|-------|-------------------|------|----------------------------------|-----------------------------|-----------------|-----------------|
|               | Min      | Тур    | Max   | Min               | Max  | Max                              | Min                         | mA              | mA              |
| DIFF_HSTL_I   | 0.300    | 0.750  | 1.125 | 0.100             | _    | 0.400                            | V <sub>CCO</sub> – 0.400    | 8.0             | -8.0            |
| DIFF_HSTL_I_1 | 180.300  | 0.900  | 1.425 | 0.100             | _    | 0.400                            | V <sub>CCO</sub> – 0.400    | 8.0             | -8.0            |
| DIFF_HSUL_12  | 0.300    | 0.600  | 0.850 | 0.100             | _    | 20% V <sub>CCO</sub>             | 80% V <sub>CCO</sub>        | 0.1             | -0.1            |
| DIFF_SSTL12   | 0.300    | 0.600  | 0.850 | 0.100             | _    | (V <sub>CCO</sub> /2) –<br>0.150 | (V <sub>CCO</sub> /2) + 0.1 | 5014.25         | -<br>14.25      |
| DIFF_SSTL135  | 0.300    | 0.675  | 1.000 | 0.100             | _    | (V <sub>CCO</sub> /2) –<br>0.150 | (V <sub>CCO</sub> /2) + 0.1 | 50 8.9          | -8.9            |
| DIFF_SSTL135  | _10.300  | 0.675  | 1.000 | 0.100             | _    | (V <sub>CCO</sub> /2) –<br>0.150 | (V <sub>CCO</sub> /2) + 0.1 | 5013.0          | -13.0           |
| DIFF_SSTL15   | 0.300    | 0.750  | 1.125 | 0.100             | _    | (V <sub>CCO</sub> /2) –<br>0.175 | (V <sub>CCO</sub> /2) + 0.1 | 75 8.9          | -8.9            |
| DIFF_SSTL15_  | II 0.300 | 0.750  | 1.125 | 0.100             | _    | (V <sub>CCO</sub> /2) –<br>0.175 | (V <sub>CCO</sub> /2) + 0.1 | 7513.0          | -13.0           |
| DIFF_SSTL18_  | 0.300    | 0.900  | 1.425 | 0.100             | _    | (V <sub>CCO</sub> /2) –<br>0.470 | $(V_{CCO}/2) + 0.4$         | 70 8.0          | -8.0            |

| I/O Standard | VI       | CM (V) | 1     | V <sub>ID</sub> ( | (V) <b>2</b> | V <sub>OL</sub> (V) 3            | V <sub>OH</sub> (V) 4 | I <sub>OL</sub> | I <sub>OH</sub> |
|--------------|----------|--------|-------|-------------------|--------------|----------------------------------|-----------------------|-----------------|-----------------|
|              | Min      | Тур    | Max   | Min               | Max          | Max                              | Min                   | mA              | mA              |
| DIFF_SSTL18_ | II 0.300 | 0.900  | 1.425 | 0.100             | ) –          | (V <sub>CCO</sub> /2) –<br>0.600 | $(V_{CCO}/2) + 0.6$   | 0013.4          | -13.4           |

- 1.  $V_{\mbox{\scriptsize ICM}}$  is the input common mode voltage.
- 2.  $V_{\text{ID}}$  is the input differential voltage.
- 3.  $V_{OL}$  is the single-ended low-output voltage.
- 4.  $V_{OH}$  is the single-ended high-output voltage.

#### Table: Complementary Differential SelectIO DC Input and Output Levels for HP I/O Banks

|              | -                                           |                  |                                                   |                 | 1            | <u>-</u>                         |                             |                 |                 |
|--------------|---------------------------------------------|------------------|---------------------------------------------------|-----------------|--------------|----------------------------------|-----------------------------|-----------------|-----------------|
| I/O Standard | ı V <sub>I</sub>                            | CM (V)           | 2                                                 | V <sub>ID</sub> | (V) <b>3</b> | V <sub>OL</sub> (V) 4            | V <sub>OH</sub> (V) 5       | I <sub>OL</sub> | I <sub>OH</sub> |
|              | Min                                         | Тур              | Max                                               | Min             | Max          | Max                              | Min                         | mA              | mA              |
| DIFF_HSTL_I  | 0.680                                       | V <sub>CCC</sub> | )/ <b>2</b> V <sub>CCO</sub> /2) + 0.             | 1 <b>5</b> 010  | 0 –          | 0.400                            | V <sub>CCO</sub> –<br>0.400 | 5.8             | -<br>5.8        |
| DIFF_HSTL_I  | _102400 x V <sub>CCO</sub>                  | V <sub>CCC</sub> | o/ <b>⊉</b> .600 x V <sub>CCO</sub>               | 0.10            | 0 –          | 0.250 x V <sub>CCO</sub>         | 0.750 x V <sub>CCC</sub>    | 4.1             | -<br>4.1        |
| DIFF_HSTL_I  | _1 <b>(8/</b> <sub>CCO</sub> /2) –<br>0.175 | V <sub>CCC</sub> | o/ <b>2</b> V <sub>CCO</sub> /2) + 0.             | 170510          | 0 –          | 0.400                            | V <sub>CCO</sub> –<br>0.400 | 6.2             | -<br>6.2        |
| DIFF_HSUL_1  | 12(V <sub>CCO</sub> /2) –<br>0.120          | V <sub>CCC</sub> | o/ <b>2</b> V <sub>CCO</sub> /2) + 0.             | 1 <b>2</b> 010  | 0 –          | 20% V <sub>CCO</sub>             | 80% V <sub>CCO</sub>        | 0.1             | -<br>0.1        |
| DIFF_SSTL12  | (V <sub>CCO</sub> /2) –<br>0.150            | V <sub>CCC</sub> | <sub>0</sub> / <b>2</b> V <sub>CCO</sub> /2) + 0. | 1 <b>5</b> 010  | 0 –          | (V <sub>CCO</sub> /2) –<br>0.150 | $(V_{CCO}/2) + 0.$          | 1800            | -<br>8.0        |
| DIFF_SSTL13  | 55 (V <sub>CCO</sub> /2) –<br>0.150         | V <sub>CCC</sub> | )/ <b>2</b> V <sub>CCO</sub> /2) + 0.             | 1 <b>5</b> 010  | 0 –          | (V <sub>CCO</sub> /2) –<br>0.150 | $(V_{CCO}/2) + 0.$          | 1900            | 9.0             |
| DIFF_SSTL15  | 0.175                                       | V <sub>CCC</sub> | )/ <b>2</b> V <sub>CCO</sub> /2) + 0.             | 170510          | 0 –          | (V <sub>CCO</sub> /2) –<br>0.175 | (V <sub>CCO</sub> /2) + 0.  | 176.0           | 0 –<br>10.0     |
| DIFF_SSTL18  | 3_I(V <sub>CCO</sub> /2) –<br>0.175         | V <sub>CCC</sub> | o/ <b>2</b> V <sub>CCO</sub> /2) + 0.             | 170510          | 0 –          | (V <sub>CCO</sub> /2) –<br>0.470 | (V <sub>CCO</sub> /2) + 0.  | 4700            | -<br>7.0        |

| I/O Standard | 1 V | CM (V) | 2   | V <sub>ID</sub> | (V) 3 | V <sub>OL</sub> (V) 4 | V <sub>OH</sub> (V) 5 | I <sub>OL</sub> | I <sub>OH</sub> |  |
|--------------|-----|--------|-----|-----------------|-------|-----------------------|-----------------------|-----------------|-----------------|--|
|              | Min | Тур    | Max | Min             | Max   | Max                   | Min                   | m/              | mA              |  |

- 1. DIFF\_POD10 and DIFF\_POD12 HP I/O bank specifications are shown in Table 7, Table 8, and Table 9.
- 2. V<sub>ICM</sub> is the input common mode voltage.
- 3. V<sub>ID</sub> is the input differential voltage.
- 4. V<sub>OL</sub> is the single-ended low-output voltage.
- 5. V<sub>OH</sub> is the single-ended high-output voltage.

#### Table: DC Input Levels for Differential POD10 and POD12 I/O Standards

| I/O Standard 1, 2 | 2    | V <sub>ICM</sub> (V) |      |      | (V) |
|-------------------|------|----------------------|------|------|-----|
|                   | Min  | Тур                  | Max  | Min  | Max |
| DIFF_POD10        | 0.63 | 0.70                 | 0.77 | 0.14 | _   |
| DIFF_POD12        | 0.76 | 0.84                 | 0.92 | 0.16 | _   |

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).

#### Table: DC Output Levels for Single-ended and Differential POD10 and POD12 Standards

| Symbol          | Description 1, 2      | V <sub>OUT</sub>                             | Min | Тур | Max | Units |
|-----------------|-----------------------|----------------------------------------------|-----|-----|-----|-------|
| R <sub>OL</sub> | Pull-down resistance  | V <sub>OM_DC</sub> (as described in Table 9) | 36  | 40  | 44  | Ω     |
| R <sub>OH</sub> | Pull-up<br>resistance | V <sub>OM_DC</sub> (as described in Table 9) | 36  | 40  | 44  | Ω     |

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).

# Table: Definitions for DC Output Levels for Single-ended and Differential POD10 and POD12 Standards

| Symbol             | Description                                              | All Speed Grades       | Units |
|--------------------|----------------------------------------------------------|------------------------|-------|
| V <sub>OM_DC</sub> | DC output Mid measurement level (for IV curve linearity) | 0.8 x V <sub>CCO</sub> | V     |

# LVDS DC Specifications (LVDS\_25)

The LVDS\_25 standard is available in the HD I/O banks. See the *UltraScale Architecture SelectIO Resources User Guide* (UG571) for more information.

#### Table: LVDS\_25 DC Specifications

| Symbol                        | DC Parameter                                                                                         | Min   | Тур   | Max   | Units |
|-------------------------------|------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub> <sup>1</sup> | Supply voltage                                                                                       | 2.375 | 2.500 | 2.625 | V     |
| V <sub>IDIFF</sub>            | Differential input voltage: $(Q - \overline{Q}), Q = High$ $(\overline{Q} - Q), \overline{Q} = High$ | 100   | 350   | 600   | mV    |
| V <sub>ICM</sub>              | Input common-mode voltage                                                                            | 0.300 | 1.200 | 1.425 | V     |

- 1. LVDS\_25 in HD I/O banks supports inputs only. LVDS\_25 inputs without internal termination have no  $V_{CCO}$  requirements. Any  $V_{CCO}$  can be chosen as long as the input voltage levels do not violate the *Recommended Operating Condition* (Table 1) specification for the  $V_{IN}$  I/O pin voltage.
- Maximum V<sub>IDIFF</sub> value is specified for the maximum V<sub>ICM</sub> specification. With a lower V<sub>ICM</sub>, a
  higher V<sub>DIFF</sub> is tolerated only when the recommended operating conditions and
  overshoot/undershoot V<sub>IN</sub> specifications are maintained.

# LVDS DC Specifications (LVDS)

The LVDS standard is available in the HP I/O banks. See the *UltraScale Architecture SelectIO Resources User Guide* (UG571) for more information.

#### **Table: LVDS DC Specifications**

| Symbol                          | DC Parameter                                                                                                | Conditions                                            | Min   | Тур   | Max   | Units |
|---------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub> <sup>1</sup>   | Supply voltage                                                                                              |                                                       | 1.710 | 1.800 | 1.890 | V     |
| V <sub>ODIFF</sub> 2            | Differential output voltage:<br>$(Q - \overline{Q}), Q = High$<br>$(\overline{Q} - Q), \overline{Q} = High$ | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 247   | 350   | 454   | mV    |
| V <sub>OCM</sub> <sup>2</sup>   | Output common-mode voltage                                                                                  | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals | 1.000 | 1.250 | 1.425 | V     |
| V <sub>IDIFF</sub> <sup>3</sup> | Differential input voltage:<br>$(Q - \overline{Q}), Q = High$<br>$(\overline{Q} - Q), \overline{Q} = High$  |                                                       | 100   | 350   | 600   | mV    |

| Symbol              | DC Parameter                            | Conditions      | Min   | Тур   | Max   | Units |
|---------------------|-----------------------------------------|-----------------|-------|-------|-------|-------|
| V <sub>ICM_DC</sub> | Input common-mode voltage (DC coupling) |                 | 0.300 | 1.200 | 1.425 | V     |
| V <sub>ICM_AC</sub> | Input common-mode voltage               | e (AC coupling) | 0.600 | _     | 1.100 | V     |

- 1. In HP I/O banks, when LVDS is used with input-only functionality, it can be placed in a bank where the V<sub>CCO</sub> levels are different from the specified level only if internal differential termination is not used. In this scenario, V<sub>CCO</sub> must be chosen to ensure the input pin voltage levels do not violate the Recommended Operating Condition (Table 1) specification for the V<sub>IN</sub> I/O pin voltage.
- 2. V<sub>OCM</sub> and V<sub>ODIFF</sub> values are for LVDS\_PRE\_EMPHASIS = FALSE.
- 3. Maximum V<sub>IDIFF</sub> value is specified for the maximum V<sub>ICM</sub> specification. With a lower V<sub>ICM</sub>, a higher V<sub>DIFF</sub> is tolerated only when the recommended operating conditions and overshoot/undershoot V<sub>IN</sub> specifications are maintained.
- 4. Input common mode voltage for DC coupled configurations. EQUALIZATION = EQ\_NONE (Default).
- 5. External input common mode voltage specification for AC coupled configurations. EQUALIZATION = EQ\_LEVEL0, EQ\_LEVEL1, EQ\_LEVEL2, EQ\_LEVEL3, EQ\_LEVEL4.

# **AC Switching Characteristics**

All values represented in this data sheet are based on the speed specifications in the Vivado® Design Suite as outlined in the following table.

**Table: Speed Specification Version By Device** 

| 2022.1 | Device           |
|--------|------------------|
| 1.28   | XCAU20P, XCAU25P |
| 1.29   | XCAU10P, XCAU15P |

Switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows:

#### **Advance Product Specification**

These specifications are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur.

#### **Preliminary Product Specification**

These specifications are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data.

#### **Product Specification**

These specifications are released once enough production silicon of a particular device family member has been characterized to provide full correlation between specifications and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to production before faster speed grades.

# Testing of AC Switching Characteristics

Internal timing parameters are derived from measuring internal test patterns. All AC switching characteristics are representative of worst-case supply voltage and junction temperature conditions. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer and back-annotate to the simulation net list. Unless otherwise noted, values apply to all Artix UltraScale+ FPGAs.

# **Speed Grade Designations**

Because individual family members are produced at different times, the migration from one category to another depends completely on the status of the fabrication process for each device. Table 1 correlates the current status of the Artix UltraScale+ FPGAs on a per speed grade basis.

**Table: Speed Grade Designations by Device** 

| Device  | Speed Grade, Temperature R | anges, and V <sub>CCINT</sub> Ope | rating Voltages                                                                                                                                                                                                      |
|---------|----------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | Advance                    | Preliminary                       | Production                                                                                                                                                                                                           |
| XCAU10P |                            |                                   | -2E ( $V_{CCINT} = 0.85V$ ), -2I<br>( $V_{CCINT} = 0.85V$ )<br>-1E ( $V_{CCINT} = 0.85V$ ), -1I<br>( $V_{CCINT} = 0.85V$ )<br>-1LI ( $V_{CCINT} = 0.85V$ ) <sup>2</sup><br>-1LI ( $V_{CCINT} = 0.72V$ ) <sup>2</sup> |
| XCAU15P |                            |                                   | -2E ( $V_{CCINT} = 0.85V$ ), -2I<br>( $V_{CCINT} = 0.85V$ )<br>-1E ( $V_{CCINT} = 0.85V$ ), -1I<br>( $V_{CCINT} = 0.85V$ )<br>-1LI ( $V_{CCINT} = 0.85V$ ) <sup>2</sup><br>-1LI ( $V_{CCINT} = 0.72V$ ) <sup>2</sup> |

| Device  | Speed Grade, Temperature R | Ranges, and V <sub>CCINT</sub> Ope | erating Voltages                                                                                                                                                                                                     |
|---------|----------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | Advance                    | Preliminary                        | Production                                                                                                                                                                                                           |
| XCAU20P |                            |                                    | -2E ( $V_{CCINT} = 0.85V$ ), -2I<br>( $V_{CCINT} = 0.85V$ )<br>-1E ( $V_{CCINT} = 0.85V$ ), -1I<br>( $V_{CCINT} = 0.85V$ )<br>-1LI ( $V_{CCINT} = 0.85V$ )<br>-1LI ( $V_{CCINT} = 0.72V$ ) <sup>2</sup>              |
| XCAU25P |                            |                                    | -2E ( $V_{CCINT} = 0.85V$ ), -2I<br>( $V_{CCINT} = 0.85V$ )<br>-1E ( $V_{CCINT} = 0.85V$ ), -1I<br>( $V_{CCINT} = 0.85V$ )<br>-1LI ( $V_{CCINT} = 0.85V$ ) <sup>2</sup><br>-1LI ( $V_{CCINT} = 0.72V$ ) <sup>2</sup> |

- 1. The XCAU10P and XCAU15P in the UBVA368 package is pending characterization.
- 2. The lowest power -1L devices, where  $V_{CCINT} = 0.72V$ , are listed in the Vivado Design Suite as -1LV. Otherwise, the -1L devices, where  $V_{CCINT} = 0.85V$ , are listed in the Vivado Design Suite as -1L.

#### Production Silicon and Software Status

In some cases, a particular family member (and speed grade) is released to production before a speed specification is released with the correct label (Advance, Preliminary, Production). Any labeling discrepancies are corrected in subsequent speed specification releases.

Table 1 lists the production released Artix UltraScale+ FPGA, speed grade, and the minimum corresponding supported speed specification version and Vivado software revisions. The Vivado software and speed specifications listed are the minimum releases required for production. All subsequent releases of software and speed specifications are valid.

Table: Artix UltraScale+ FPGA Device Production Software and Speed Specification Release

| Device               | S                            | peed Grade and V <sub>CCI</sub> | NT Operating Voltage         | es                           |
|----------------------|------------------------------|---------------------------------|------------------------------|------------------------------|
|                      |                              | 0.85V                           |                              | 0.72V                        |
|                      | -2                           | -1                              | -1L                          | -1L                          |
| XCAU10P <sup>1</sup> | Vivado tools<br>2022.1 v1.29 | Vivado tools<br>2022.1 v1.29    | Vivado tools<br>2022.1 v1.29 | Vivado tools<br>2022.1 v1.29 |

| Device    | S              | peed Grade and V <sub>CC</sub> | INT Operating Voltage | es           |
|-----------|----------------|--------------------------------|-----------------------|--------------|
|           |                | 0.85V                          |                       | 0.72V        |
|           | -2             | -1                             | -1L                   | -1L          |
| XCAU15P 1 | Vivado tools   | Vivado tools                   | Vivado tools          | Vivado tools |
|           | 2022.1 v1.29   | 2022.1 v1.29                   | 2022.1 v1.29          | 2022.1 v1.29 |
| XCAU20P   | Vivado tools   | Vivado tools                   | Vivado tools          | Vivado tools |
|           | 2021.2 v1.28   | 2021.2 v1.28                   | 2021.2 v1.28          | 2021.2 v1.28 |
| XCAU25P   | Vivado tools   | Vivado tools                   | Vivado tools          | Vivado tools |
|           | 2021.1.1 v1.28 | 2021.1.1 v1.28                 | 2021.1.1 v1.28        | 2021.2 v1.28 |

<sup>1.</sup> The XCAU10P and XCAU15P in the UBVA368 package is pending characterization.

# **FPGA Logic Performance Characteristics**

This section provides the performance characteristics of some common functions and designs implemented in the Artix UltraScale+ FPGAs. These values are subject to the same guidelines as the AC Switching Characteristics section.

In each of the following LVDS performance tables, the I/O bank type is either high performance (HP) or high density (HD).

In LVDS component mode:

- For the input/output registers in HP I/O banks, the Vivado tools limit clock frequencies to 312.9 MHz for all speed grades.
- For IDDR in HP I/O banks, Vivado tools limit clock frequencies to 625.0 MHz for all speed grades.
- For ODDR in HP I/O banks, Vivado tools limit clock frequencies to 625.0 MHz for all speed grades.

#### **Table: LVDS Component Mode Performance**

| Description                    | I/O Bank | T <b> pe</b> ed Grade and V <sub>CCINT</sub> Ope |      |     | NT Oper | ating Vo | Units |      |
|--------------------------------|----------|--------------------------------------------------|------|-----|---------|----------|-------|------|
|                                |          |                                                  | 8.0  | 85V |         | 0.7      | '2V   |      |
|                                |          | _                                                | 2    | _   | 1       | _        | 1     |      |
|                                |          | Min                                              | Max  | Min | Max     | Min      | Max   |      |
| LVDS TX DDR (OSERDES 4:1, 8:1) | HP       | 0                                                | 1250 | 0   | 1250    | 0        | 1250  | Mb/s |
| LVDS TX SDR (OSERDES 2:1, 4:1) | HP       | 0                                                | 625  | 0   | 625     | 0        | 625   | Mb/s |

| Description                                 | I/O Bank | k T\$peed Grade and V <sub>CCINT</sub> Operating Voltages |      |     | Itages | Units |      |      |  |
|---------------------------------------------|----------|-----------------------------------------------------------|------|-----|--------|-------|------|------|--|
|                                             |          |                                                           | 8.0  | 85V |        | 0.7   | ′2V  |      |  |
|                                             |          | _                                                         | -2 - |     | 1      | -     | -1   |      |  |
|                                             |          | Min                                                       | Max  | Min | Max    | Min   | Max  |      |  |
| LVDS RX DDR (ISERDES 1:4, 1:8) <sup>1</sup> | HP       | 0                                                         | 1250 | 0   | 1250   | 0     | 1250 | Mb/s |  |
| LVDS RX DDR                                 | HD       | 0                                                         | 250  | 0   | 250    | 0     | 250  | Mb/s |  |
| LVDS RX SDR (ISERDES 1:2, 1:4) <sup>1</sup> | HP       | 0                                                         | 625  | 0   | 625    | 0     | 625  | Mb/s |  |
| LVDS RX SDR                                 | HD       | 0                                                         | 125  | 0   | 125    | 0     | 125  | Mb/s |  |

<sup>1.</sup> LVDS receivers are typically bounded with certain applications to achieve maximum performance. Package skews are not included and should be removed through PCB routing.

#### **Table: LVDS Native Mode Performance**

| Description 1, 2             | DATA_WIDTH | l I/O Bank | T\$peed Grade and V <sub>CCINT</sub> Operating Voltages |           |       |           |       |           | Units |
|------------------------------|------------|------------|---------------------------------------------------------|-----------|-------|-----------|-------|-----------|-------|
|                              |            |            |                                                         | 8.0       | 85V   |           | 0.7   | '2V       | _     |
|                              |            |            | -2                                                      | 3         | -1    | 3         | -1    | 3         |       |
|                              |            |            | Min                                                     | Max       | Min   | Max       | Min   | Max       |       |
| LVDS TX DDR                  | 4          | HP         | 375                                                     | 1600      | 375   | 1600      | 375   | 1260      | Mb/s  |
| (TX_BITSLICE)                | 8          | HP         | 375                                                     | 1600      | 375   | 1600      | 375   | 1600      | Mb/s  |
| LVDS TX SDR                  | 4          |            | 187.5                                                   | 800       | 187.5 | 800       | 187.5 | 630       | Mb/s  |
| (TX_BITSLICE)                | 8          |            | 187.5                                                   | 800       | 187.5 | 800       | 187.5 | 800       | Mb/s  |
| LVDS RX DDR<br>(RX_BITSLICE) | 4          | HP         | 375                                                     | 1600<br>5 | 375   | 1600<br>5 | 375   | 1260<br>5 | Mb/s  |
| 4                            | 8          |            | 375                                                     | 1600<br>5 | 375   | 1600<br>5 | 375   | 1600<br>5 | Mb/s  |
| LVDS RX SDR                  | 4          | HP         | 187.5                                                   | 800       | 187.5 | 800       | 187.5 | 630       | Mb/s  |
| (RX_BITSLICE) 4              | 8          |            | 187.5                                                   | 800       | 187.5 | 800       | 187.5 | 800       | Mb/s  |

| Description 1, 2 | DATA_WIDTH | l I/O Bank | T <b>\$pe</b> ed | Grade a | and V <sub>CCI</sub> | NT Oper | ating Vo | Itages | Units |
|------------------|------------|------------|------------------|---------|----------------------|---------|----------|--------|-------|
|                  |            |            |                  | 0.8     | 5V                   |         | 0.7      | '2V    |       |
|                  |            |            | -2               | 3       | -1                   | 3       | -1       | 3      |       |
|                  |            |            | Min              | Max     | Min                  | Max     | Min      | Max    |       |

- 1. Native mode is supported through the High-Speed SelectIO Interface Wizard available with the Vivado Design Suite. The performance values assume a source-synchronous interface.
- 2. PLL settings can restrict the minimum allowable data rate. For example, when using the PLL with CLKOUTPHY\_MODE = VCO\_HALF the minimum frequency is PLL\_F<sub>VCOMIN</sub>/2.
- 3. In the UBVA368 and SBVB484 packages, the maximum data rate is 1260 Mb/s for DDR interfaces and 630 Mb/s for SDR interfaces.
- 4. LVDS receivers are typically bounded with certain applications to achieve maximum performance. Package skews are not included and should be removed through PCB routing.
- 5. Asynchronous receiver performance is limited to 1300 Mb/s for -2 speed grades and to 1250 Mb/s for -1 speed grades.

#### **Table: MIPI D-PHY Performance**

| Description                    | I/O Bank Type                                     | Speed G | irade and | V <sub>CCINT</sub> O | pekatitag | g Voltage |
|--------------------------------|---------------------------------------------------|---------|-----------|----------------------|-----------|-----------|
|                                |                                                   | 0.0     | 85V       | 0.72V                |           |           |
|                                |                                                   | -2      | -1        | -1                   |           |           |
| Maximum MIPI D-PHY transmitter | HP                                                | 2500    | 2500      | 1260                 | Mb/s      |           |
| or receiver data rate per lane | All devices in<br>UBVA368 and<br>SBVB484 packages | 1260    | 1260      | 1260                 | Mb/s      |           |

#### Table: LVDS Native-Mode 1000BASE-X Support

| Description <sup>1</sup> | I/O Bank Type | Speed Grade | and V <sub>CCINT</sub> Oper | ating Voltages |
|--------------------------|---------------|-------------|-----------------------------|----------------|
|                          |               | 0.8         | 25V                         | 0.72V          |
|                          |               | -2          | -1                          | -1             |
| 1000BASE-X               | HP            |             | Yes                         |                |

1. 1000BASE-X support is based on the *IEEE Standard for CSMA/CD Access Method and Physical Layer Specifications* (IEEE Std 802.3-2008).

The following table provides the maximum data rates for applicable memory standards using the Artix UltraScale+ FPGA memory PHY. Refer to Memory Interfaces for the complete list of memory interface

standards supported and detailed specifications. The final performance of the memory interface is determined through a complete design implemented in the Vivado Design Suite, following guidelines in the *UltraScale Architecture PCB Design User Guide* (UG583), electrical analysis, and characterization of the system.

Table: Maximum Physical Interface (PHY) Rate for Memory Interfaces

| Memory Standa | rdPackages                         | DRAM Type                   | Speed G | rade and V | Speed Grade and V <sub>CCINT</sub> Ope |      |  |  |  |
|---------------|------------------------------------|-----------------------------|---------|------------|----------------------------------------|------|--|--|--|
|               |                                    |                             | 3.0     | 35V        | 0.72V                                  |      |  |  |  |
|               |                                    |                             | -2      | -1         | -1                                     |      |  |  |  |
| DDR4          | FFVB676<br>packages                | Single rank component       | 2400    | 2133       | 1866                                   | Mb/s |  |  |  |
|               |                                    | 1 rank DIMM <sup>1, 2</sup> | 2133    | 1866       | 1600                                   | Mb/s |  |  |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup> | 1866    | 1600       | 1333                                   | Mb/s |  |  |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup> | 1333    | N/A        | N/A                                    | Mb/s |  |  |  |
|               | SFVB784<br>packages                | Single rank component       | 2400    | 2133       | 1866                                   | Mb/s |  |  |  |
|               |                                    | 1 rank DIMM <sup>1, 2</sup> | 2133    | 1866       | 1600                                   | Mb/s |  |  |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup> | 1866    | 1600       | 1333                                   | Mb/s |  |  |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup> | 1333    | N/A        | N/A                                    | Mb/s |  |  |  |
|               | SBVB484 and<br>UBVA368<br>packages | Single rank component       | 1600    | 1600       | 1600                                   | Mb/s |  |  |  |
|               |                                    | 1 rank DIMM <sup>1, 2</sup> | 1333    | 1333       | 1333                                   | Mb/s |  |  |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup> | 1333    | 1333       | N/A                                    | Mb/s |  |  |  |
| DR3           | FFVB676<br>packages                | Single rank component       | 1866    | 1866       | 1600                                   | Mb/s |  |  |  |
|               |                                    | 1 rank DIMM <sup>1, 2</sup> | 1600    | 1600       | 1600                                   | Mb/s |  |  |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup> | 1600    | 1600       | 1333                                   | Mb/s |  |  |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup> | 1066    | 1066       | 800                                    | Mb/s |  |  |  |
|               | SFVB784<br>packages                | Single rank component       | 1866    | 1866       | 1600                                   | Mb/s |  |  |  |
|               |                                    | 1 rank DIMM <sup>1, 2</sup> | 1600    | 1600       | 1600                                   | Mb/s |  |  |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup> | 1600    | 1600       | 1333                                   | Mb/s |  |  |  |

| Memory Standa | ardPackages                        | DRAM Type                          | Speed G | Speed Grade and V <sub>CCINT</sub> Op |       |      |  |
|---------------|------------------------------------|------------------------------------|---------|---------------------------------------|-------|------|--|
|               |                                    |                                    | 0.      | 85V                                   | 0.72V |      |  |
|               |                                    |                                    | -2      | -1                                    | -1    |      |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup>        | 1066    | 1066                                  | 800   | Mb/s |  |
|               | SBVB484 and<br>UBVA368             | Single rank component              | 1600    | 1600                                  | 1333  | Mb/s |  |
|               | packages                           | 1 rank DIMM <sup>1, 2</sup>        | 1333    | 1333                                  | 1066  | Mb/s |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup>        | 1333    | 1333                                  | 800   | Mb/s |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup>        | 800     | 800                                   | N/A   | Mb/s |  |
| DDR3L         | FFVB676<br>packages                | Single rank component              | 1600    | 1600                                  | 1600  | Mb/s |  |
|               |                                    | 1 rank DIMM <sup>1, 2</sup>        | 1600    | 1600                                  | 1333  | Mb/s |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup>        | 1333    | 1333                                  | 1066  | Mb/s |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup>        | 800     | 800                                   | 606   | Mb/s |  |
|               | SFVB784<br>packages                | Single rank component              | 1600    | 1600                                  | 1600  | Mb/s |  |
|               |                                    | 1 rank DIMM <sup>1, 2</sup>        | 1600    | 1600                                  | 1333  | Mb/s |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup>        | 1333    | 1333                                  | 1066  | Mb/s |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup>        | 800     | 800                                   | 606   | Mb/s |  |
|               | SBVB484 and UBVA368                | Single rank component              | 1333    | 1333                                  | 1066  | Mb/s |  |
|               | packages                           | 1 rank DIMM <sup>1, 2</sup>        | 1066    | 1066                                  | 800   | Mb/s |  |
|               |                                    | 2 rank DIMM <sup>1, 3</sup>        | 800     | 800                                   | 606   | Mb/s |  |
|               |                                    | 4 rank DIMM <sup>1, 4</sup>        | N/A     | N/A                                   | N/A   | Mb/s |  |
| QDR II+       | All                                | Single rank component <sup>5</sup> | 633     | 600                                   | 550   | MHz  |  |
| QDR IV XP     | FFVB676 and<br>SFVB784<br>packages | Single rank component              | 1066    | 1066                                  | 933   | MHz  |  |

| Memory StandardPackages |                                    | DRAM Type             | Speed G | rade and V | CCINT Ope | ratungtvo |
|-------------------------|------------------------------------|-----------------------|---------|------------|-----------|-----------|
|                         |                                    |                       | 3.0     | 35V        | 0.72V     |           |
|                         |                                    |                       | -2      | -1         | -1        |           |
|                         | SBVB484 and<br>UBVA368<br>packages | Single rank component | 800     | 800        | 800       | MHz       |
| RLDRAM 3                | FFVB676<br>packages                | Single rank component | 1066    | 1066       | 933       | MHz       |
|                         | SFVB784<br>packages                | Single rank component | 1066    | 933        | 800       | MHz       |
|                         | SBVB484 and<br>UBVA368<br>packages | Single rank component | 933     | 800        | 667       | MHz       |
| LPDDR3                  | FFVB676                            | Single rank component | 1600    | 1600       | 1600      | Mb/s      |
|                         | SFVB784                            | Single rank component | 1600    | 1600       | 1600      | Mb/s      |
|                         | SBVB484 and<br>UBVA368             | Single rank component | 1600    | 1600       | 1600      | Mb/s      |

- 1. Dual in-line memory module (DIMM) includes RDIMM, SODIMM, UDIMM, and LRDIMM.
- 2. Includes: 1 rank 1 slot, DDP 2 rank, LRDIMM 2 or 4 rank 1 slot.
- 3. Includes: 2 rank 1 slot, 1 rank 2 slot, LRDIMM 2 rank 2 slot.
- 4. Includes: 2 rank 2 slot, 4 rank 1 slot.
- 5. The QDRII+ performance specifications are for burst-length 4 (BL = 4) implementations.

# **FPGA Logic Switching Characteristics**

The following IOB high-density (HD) and IOB high-performance (HP) tables summarize the values of standard-specific data input delay adjustments, output delays terminating at pads (based on standard) and 3-state delays.

• T<sub>INBUF\_DELAY\_PAD\_I</sub> is the delay from IOB pad through the input buffer to the I-pin of an IOB pad. The delay varies depending on the capability of the SelectIO input buffer.

- T<sub>OUTBUF\_DELAY\_O\_PAD</sub> is the delay from the O pin to the IOB pad through the output buffer of an IOB pad. The delay varies depending on the capability of the SelectIO output buffer.
- T<sub>OUTBUF\_DELAY\_TD\_PAD</sub> is the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is disabled. The delay varies depending on the SelectIO capability of the output buffer. In HP I/O banks, the internal DCI termination turn-on time is always faster than T<sub>OUTBUF\_DELAY\_TD\_PAD</sub> when the DCITERMDISABLE pin is used. In HD I/O banks, the on-die termination turn-on time is always faster than T<sub>OUTBUF\_DELAY\_TD\_PAD</sub> when the INTERMDISABLE pin is used.

# IOB High Density (HD) Switching Characteristics

#### Table: IOB High Density (HD) Switching Characteristics

| I/O Standards T <sub>INBUF_DELAY_PAD_I</sub> T <sub>OUTBUF_DELAY_O_PAD</sub> T <sub>OUTBUF_DELAY_TD_PA</sub> |         |       |       |       |       |       |       |       |       |    |
|--------------------------------------------------------------------------------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|----|
|                                                                                                              | 0.8     |       | 0.72V | 0.8   |       | 0.72V | 0.8   |       | 0.72V |    |
|                                                                                                              | -2      | -1    | -1    | -2    | -1    | -1    | -2    | -1    | -1    |    |
| DIFF_HSTL_I_18_I                                                                                             | - 0.978 | 1.058 | 1.058 | 1.574 | 1.718 | 2.101 | 1.160 | 1.271 | 1.544 | ns |
| DIFF_HSTL_I_18_9                                                                                             | S 0.978 | 1.058 | 1.058 | 1.805 | 1.950 | 2.333 | 1.748 | 1.867 | 2.104 | ns |
| DIFF_HSTL_I_F                                                                                                | 0.978   | 1.058 | 1.058 | 1.611 | 1.762 | 2.145 | 1.313 | 1.417 | 1.668 | ns |
| DIFF_HSTL_I_S                                                                                                | 0.978   | 1.058 | 1.058 | 1.798 | 1.913 | 2.296 | 1.630 | 1.780 | 1.986 | ns |
| DIFF_HSUL_12_F                                                                                               | 0.911   | 0.977 | 0.977 | 1.573 | 1.703 | 2.086 | 1.222 | 1.335 | 1.578 | ns |
| DIFF_HSUL_12_S                                                                                               | 0.911   | 0.977 | 0.977 | 1.711 | 1.864 | 2.247 | 1.536 | 1.665 | 1.891 | ns |
| DIFF_SSTL12_F                                                                                                | 0.906   | 0.977 | 0.977 | 1.643 | 1.792 | 2.175 | 1.285 | 1.423 | 1.640 | ns |
| DIFF_SSTL12_S                                                                                                | 0.906   | 0.977 | 0.977 | 1.784 | 1.948 | 2.331 | 1.567 | 1.706 | 1.922 | ns |
| DIFF_SSTL135_F                                                                                               | 0.927   | 0.995 | 0.995 | 1.625 | 1.765 | 2.148 | 1.341 | 1.458 | 1.696 | ns |
| DIFF_SSTL135_II_                                                                                             | F0.927  | 0.995 | 0.995 | 1.623 | 1.770 | 2.153 | 1.325 | 1.470 | 1.689 | ns |
| DIFF_SSTL135_II_                                                                                             | S0.927  | 0.995 | 0.995 | 1.768 | 1.916 | 2.299 | 1.722 | 1.911 | 2.078 | ns |
| DIFF_SSTL135_S                                                                                               | 0.927   | 0.995 | 0.995 | 1.869 | 2.025 | 2.408 | 1.814 | 1.976 | 2.169 | ns |
| DIFF_SSTL15_F                                                                                                | 0.928   | 1.020 | 1.020 | 1.628 | 1.771 | 2.154 | 1.374 | 1.483 | 1.729 | ns |
| DIFF_SSTL15_II_F                                                                                             | 0.928   | 1.020 | 1.020 | 1.622 | 1.778 | 2.161 | 1.356 | 1.442 | 1.712 | ns |
| DIFF_SSTL15_II_S                                                                                             | 0.928   | 1.020 | 1.020 | 1.821 | 1.987 | 2.370 | 1.895 | 2.047 | 2.250 | ns |
| DIFF_SSTL15_S                                                                                                | 0.928   | 1.020 | 1.020 | 1.824 | 1.977 | 2.360 | 1.743 | 1.907 | 2.098 | ns |

| I/O Standards    | T <sub>INBUF_DELAY_PAD_I</sub> |       |       | TOUTBUF_DELAY_O_PAD TOUTBUF_DELAY_TD_ |       |       |       |       |       | AD Units |
|------------------|--------------------------------|-------|-------|---------------------------------------|-------|-------|-------|-------|-------|----------|
|                  | 0.8                            | 5V    | 0.72V | 0.8                                   | 5V    | 0.72V | 0.8   | 5V    | 0.72V |          |
|                  | -2                             | -1    | -1    | -2                                    | -1    | -1    | -2    | -1    | -1    |          |
| DIFF_SSTL18_II_F | 0.961                          | 1.038 | 1.038 | 1.729                                 | 1.880 | 2.263 | 1.377 | 1.492 | 1.732 | ns       |
| DIFF_SSTL18_II_S | 0.961                          | 1.038 | 1.038 | 1.796                                 | 1.965 | 2.348 | 1.616 | 1.800 | 1.972 | ns       |
| DIFF_SSTL18_I_F  | 0.961                          | 1.038 | 1.038 | 1.609                                 | 1.755 | 2.138 | 1.220 | 1.313 | 1.575 | ns       |
| DIFF_SSTL18_I_S  | 0.961                          | 1.038 | 1.038 | 1.786                                 | 1.942 | 2.325 | 1.677 | 1.836 | 2.033 | ns       |
| HSTL_I_18_F      | 0.947                          | 1.021 | 1.021 | 1.574                                 | 1.718 | 2.101 | 1.160 | 1.271 | 1.544 | ns       |
| HSTL_I_18_S      | 0.947                          | 1.021 | 1.021 | 1.805                                 | 1.950 | 2.333 | 1.748 | 1.867 | 2.104 | ns       |
| HSTL_I_F         | 0.856                          | 0.900 | 0.900 | 1.611                                 | 1.762 | 2.145 | 1.313 | 1.417 | 1.668 | ns       |
| HSTL_I_S         | 0.856                          | 0.900 | 0.900 | 1.798                                 | 1.913 | 2.296 | 1.630 | 1.780 | 1.986 | ns       |
| HSUL_12_F        | 0.780                          | 0.867 | 0.867 | 1.573                                 | 1.703 | 2.086 | 1.222 | 1.335 | 1.578 | ns       |
| HSUL_12_S        | 0.780                          | 0.867 | 0.867 | 1.711                                 | 1.864 | 2.247 | 1.536 | 1.665 | 1.891 | ns       |
| LVCMOS12_F_12    | 0.918                          | 0.976 | 0.976 | 1.689                                 | 1.856 | 2.239 | 1.202 | 1.317 | 1.557 | ns       |
| LVCMOS12_F_4     | 0.918                          | 0.976 | 0.976 | 1.742                                 | 1.922 | 2.305 | 1.353 | 1.478 | 1.708 | ns       |
| LVCMOS12_F_8     | 0.918                          | 0.976 | 0.976 | 1.714                                 | 1.879 | 2.262 | 1.292 | 1.432 | 1.647 | ns       |
| LVCMOS12_S_12    | 0.918                          | 0.976 | 0.976 | 2.073                                 | 2.247 | 2.630 | 1.581 | 1.717 | 1.937 | ns       |
| LVCMOS12_S_4     | 0.918                          | 0.976 | 0.976 | 1.979                                 | 2.182 | 2.565 | 1.633 | 1.772 | 1.989 | ns       |
| LVCMOS12_S_8     | 0.918                          | 0.976 | 0.976 | 2.205                                 | 2.406 | 2.789 | 1.767 | 1.928 | 2.123 | ns       |
| LVCMOS15_F_12    | 0.905                          | 0.958 | 0.958 | 1.713                                 | 1.892 | 2.275 | 1.275 | 1.428 | 1.630 | ns       |
| LVCMOS15_F_16    | 0.905                          | 0.958 | 0.958 | 1.722                                 | 1.881 | 2.264 | 1.260 | 1.407 | 1.615 | ns       |
| LVCMOS15_F_4     | 0.905                          | 0.958 | 0.958 | 1.825                                 | 1.959 | 2.342 | 1.453 | 1.557 | 1.809 | ns       |
| LVCMOS15_F_8     | 0.905                          | 0.958 | 0.958 | 1.778                                 | 1.930 | 2.313 | 1.378 | 1.458 | 1.733 | ns       |
| LVCMOS15_S_12    | 0.905                          | 0.958 | 0.958 | 1.991                                 | 2.139 | 2.522 | 1.516 | 1.648 | 1.871 | ns       |
| LVCMOS15_S_16    | 0.905                          | 0.958 | 0.958 | 2.172                                 | 2.389 | 2.772 | 1.707 | 1.888 | 2.062 | ns       |
| LVCMOS15_S_4     | 0.905                          | 0.958 | 0.958 | 2.313                                 | 2.483 | 2.866 | 1.952 | 2.123 | 2.307 | ns       |
| LVCMOS15_S_8     | 0.905                          | 0.958 | 0.958 | 2.170                                 | 2.400 | 2.783 | 1.817 | 1.984 | 2.173 | ns       |
| LVCMOS18_F_12    | 0.915                          | 0.958 | 0.958 | 1.805                                 | 1.962 | 2.345 | 1.383 | 1.471 | 1.738 | ns       |
| LVCMOS18_F_16    | 0.915                          | 0.958 | 0.958 | 1.785                                 | 1.917 | 2.300 | 1.338 | 1.446 | 1.693 | ns       |

| I/O Standards | T <sub>INBUI</sub> | F_DELAY | PAD_I | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | UF_DELA | Y_TD_PA | DUnits |  |  |
|---------------|--------------------|---------|-------|-------------------|---------|---------|-------------------|---------|---------|--------|--|--|
|               | 0.8                | 5V      | 0.72V | 0.8               | 5V      | 0.72V   | 0.8               | 5V      | 0.72V   |        |  |  |
|               | -2                 | -1      | -1    | -2                | -1      | -1      | -2                | -1      | -1      |        |  |  |
| LVCMOS18_F_4  | 0.915              | 0.958   | 0.958 | 1.868             | 2.013   | 2.396   | 1.472             | 1.599   | 1.832   | ns     |  |  |
| LVCMOS18_F_8  | 0.915              | 0.958   | 0.958 | 1.797             | 1.979   | 2.362   | 1.384             | 1.487   | 1.739   | ns     |  |  |
| LVCMOS18_S_12 | 0.915              | 0.958   | 0.958 | 2.201             | 2.408   | 2.791   | 1.762             | 1.894   | 2.118   | ns     |  |  |
| LVCMOS18_S_16 | 0.915              | 0.958   | 0.958 | 2.173             | 2.362   | 2.745   | 1.702             | 1.834   | 2.057   | ns     |  |  |
| LVCMOS18_S_4  | 0.915              | 0.958   | 0.958 | 2.346             | 2.567   | 2.950   | 1.951             | 2.092   | 2.306   | ns     |  |  |
| LVCMOS18_S_8  | 0.915              | 0.958   | 0.958 | 2.292             | 2.511   | 2.894   | 1.848             | 2.008   | 2.204   | ns     |  |  |
| LVCMOS25_F_12 | 0.988              | 1.042   | 1.042 | 2.153             | 2.453   | 2.836   | 1.692             | 1.856   | 2.047   | ns     |  |  |
| LVCMOS25_F_16 | 0.988              | 1.042   | 1.042 | 2.105             | 2.406   | 2.789   | 1.623             | 1.786   | 1.979   | ns     |  |  |
| LVCMOS25_F_4  | 0.988              | 1.042   | 1.042 | 2.344             | 2.554   | 2.937   | 1.842             | 2.039   | 2.197   | ns     |  |  |
| LVCMOS25_F_8  | 0.988              | 1.042   | 1.042 | 2.184             | 2.516   | 2.899   | 1.726             | 1.910   | 2.081   | ns     |  |  |
| LVCMOS25_S_12 | 0.988              | 1.042   | 1.042 | 2.558             | 2.840   | 3.223   | 1.971             | 2.194   | 2.327   | ns     |  |  |
| LVCMOS25_S_16 | 0.988              | 1.042   | 1.042 | 2.449             | 2.740   | 3.123   | 1.852             | 2.063   | 2.207   | ns     |  |  |
| LVCMOS25_S_4  | 0.988              | 1.042   | 1.042 | 2.770             | 3.066   | 3.449   | 2.224             | 2.458   | 2.579   | ns     |  |  |
| LVCMOS25_S_8  | 0.988              | 1.042   | 1.042 | 2.663             | 2.963   | 3.346   | 2.091             | 2.373   | 2.446   | ns     |  |  |
| LVCMOS33_F_12 | 1.154              | 1.213   | 1.213 | 2.415             | 2.651   | 3.034   | 1.754             | 1.915   | 2.109   | ns     |  |  |
| LVCMOS33_F_16 | 1.154              | 1.213   | 1.213 | 2.383             | 2.603   | 2.986   | 1.734             | 1.869   | 2.089   | ns     |  |  |
| LVCMOS33_F_4  | 1.154              | 1.213   | 1.213 | 2.541             | 2.765   | 3.148   | 1.932             | 2.135   | 2.287   | ns     |  |  |
| LVCMOS33_F_8  | 1.154              | 1.213   | 1.213 | 2.603             | 2.822   | 3.205   | 1.937             | 2.130   | 2.294   | ns     |  |  |
| LVCMOS33_S_12 | 1.154              | 1.213   | 1.213 | 2.705             | 3.047   | 3.430   | 2.049             | 2.318   | 2.404   | ns     |  |  |
| LVCMOS33_S_16 | 1.154              | 1.213   | 1.213 | 2.714             | 3.024   | 3.407   | 2.028             | 2.232   | 2.383   | ns     |  |  |
| LVCMOS33_S_4  | 1.154              | 1.213   | 1.213 | 2.999             | 3.340   | 3.723   | 2.320             | 2.610   | 2.675   | ns     |  |  |
| LVCMOS33_S_8  | 1.154              | 1.213   | 1.213 | 2.929             | 3.260   | 3.643   | 2.260             | 2.532   | 2.616   | ns     |  |  |
| LVDS_25       | 1.003              | 1.116   | 1.116 | N/A               | N/A     | N/A     | N/A               | N/A     | N/A     | ns     |  |  |
| LVPECL        | 1.003              | 1.116   | 1.116 | N/A               | N/A     | N/A     | N/A               | N/A     | N/A     | ns     |  |  |
| LVTTL_F_12    | 1.164              | 1.223   | 1.223 | 2.415             | 2.651   | 3.034   | 1.754             | 1.915   | 2.109   | ns     |  |  |
| LVTTL_F_16    | 1.164              | 1.223   | 1.223 | 2.464             | 2.732   | 3.115   | 1.750             | 1.986   | 2.117   | ns     |  |  |

| I/O Standards | T <sub>INBUI</sub> | F_DELAY | _PAD_I | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | UF_DELA | Y_TD_PA | <sub>D</sub> Units |
|---------------|--------------------|---------|--------|-------------------|---------|---------|-------------------|---------|---------|--------------------|
|               | 0.8                | 5V      | 0.72V  | 0.8               | 5V      | 0.72V   | 0.8               | 5V      | 0.72V   |                    |
|               | -2                 | -1      | -1     | -2                | -1      | -1      | -2                | -1      | -1      |                    |
| LVTTL_F_4     | 1.164              | 1.223   | 1.223  | 2.541             | 2.765   | 3.148   | 1.932             | 2.135   | 2.287   | ns                 |
| LVTTL_F_8     | 1.164              | 1.223   | 1.223  | 2.582             | 2.787   | 3.170   | 1.910             | 2.063   | 2.265   | ns                 |
| LVTTL_S_12    | 1.164              | 1.223   | 1.223  | 2.731             | 3.075   | 3.458   | 2.072             | 2.343   | 2.427   | ns                 |
| LVTTL_S_16    | 1.164              | 1.223   | 1.223  | 2.714             | 3.024   | 3.407   | 2.028             | 2.232   | 2.383   | ns                 |
| LVTTL_S_4     | 1.164              | 1.223   | 1.223  | 2.999             | 3.340   | 3.723   | 2.320             | 2.610   | 2.675   | ns                 |
| LVTTL_S_8     | 1.164              | 1.223   | 1.223  | 2.929             | 3.260   | 3.643   | 2.260             | 2.532   | 2.616   | ns                 |
| SLVS_400_25   | 1.020              | 1.136   | 1.136  | N/A               | N/A     | N/A     | N/A               | N/A     | N/A     | ns                 |
| SSTL12_F      | 0.780              | 0.867   | 0.867  | 1.643             | 1.792   | 2.175   | 1.285             | 1.423   | 1.640   | ns                 |
| SSTL12_S      | 0.780              | 0.867   | 0.867  | 1.784             | 1.948   | 2.331   | 1.567             | 1.706   | 1.922   | ns                 |
| SSTL135_F     | 0.798              | 0.881   | 0.881  | 1.625             | 1.765   | 2.148   | 1.341             | 1.458   | 1.696   | ns                 |
| SSTL135_II_F  | 0.798              | 0.881   | 0.881  | 1.623             | 1.770   | 2.153   | 1.325             | 1.470   | 1.689   | ns                 |
| SSTL135_II_S  | 0.798              | 0.881   | 0.881  | 1.768             | 1.916   | 2.299   | 1.722             | 1.911   | 2.078   | ns                 |
| SSTL135_S     | 0.798              | 0.881   | 0.881  | 1.869             | 2.025   | 2.408   | 1.814             | 1.976   | 2.169   | ns                 |
| SSTL15_F      | 0.838              | 0.880   | 0.880  | 1.612             | 1.754   | 2.137   | 1.357             | 1.464   | 1.713   | ns                 |
| SSTL15_II_F   | 0.838              | 0.880   | 0.880  | 1.622             | 1.778   | 2.161   | 1.356             | 1.442   | 1.712   | ns                 |
| SSTL15_II_S   | 0.838              | 0.880   | 0.880  | 1.821             | 1.987   | 2.370   | 1.895             | 2.047   | 2.250   | ns                 |
| SSTL15_S      | 0.838              | 0.880   | 0.880  | 1.824             | 1.977   | 2.360   | 1.743             | 1.907   | 2.098   | ns                 |
| SSTL18_II_F   | 0.947              | 1.021   | 1.021  | 1.729             | 1.880   | 2.263   | 1.377             | 1.492   | 1.732   | ns                 |
| SSTL18_II_S   | 0.947              | 1.021   | 1.021  | 1.796             | 1.965   | 2.348   | 1.616             | 1.800   | 1.972   | ns                 |
| SSTL18_I_F    | 0.947              | 1.021   | 1.021  | 1.609             | 1.755   | 2.138   | 1.220             | 1.313   | 1.575   | ns                 |
| SSTL18_I_S    | 0.947              | 1.021   | 1.021  | 1.786             | 1.942   | 2.325   | 1.677             | 1.836   | 2.033   | ns                 |
| SUB_LVDS      | 1.002              | 1.036   | 1.036  | N/A               | N/A     | N/A     | N/A               | N/A     | N/A     | ns                 |

# IOB High Performance (HP) Switching Characteristics

#### **Table: IOB High Performance (HP) Switching Characteristics**

| I/O Standards | T <sub>INBUF_DELAY_PAD_I</sub> | T <sub>OUTBUF_DELAY_O_PAG</sub> | T <sub>OUTBUF_DELAY_TD_PAD</sub> Units |  |
|---------------|--------------------------------|---------------------------------|----------------------------------------|--|
|               |                                |                                 |                                        |  |

| I/O Standards    | TINB                 | 5 Voelay | <u>р</u> д. <u>д. 2</u> 1V | T <sub>OU</sub> P# | 5P_DELA  | Υ <b>0<sub>0</sub>72Χ</b> D | T <sub>OU</sub> P# | 5P_DELA  | <sub>Y_0F</sub> 72¥A | <sub>D</sub> Units |
|------------------|----------------------|----------|----------------------------|--------------------|----------|-----------------------------|--------------------|----------|----------------------|--------------------|
|                  | -2                   | -1<br>5V | -1<br>0.72V                | -2<br>0.8          | -1<br>5V | -1<br>0.72V                 | -2<br>0.8          | -1<br>5V | -1<br>0.72V          |                    |
|                  | -2                   | -1       | -1                         | -2                 | -1       | -1                          | -2                 | -1       | -1                   |                    |
| DIFF_HSTL_I_12_I | F 0.394              | 0.402    | 0.402                      | 0.423              | 0.443    | 0.443                       | 0.553              | 0.582    | 0.582                | ns                 |
| DIFF_HSTL_I_12_I | M0.394               | 0.402    | 0.402                      | 0.552              | 0.583    | 0.583                       | 0.641              | 0.679    | 0.679                | ns                 |
| DIFF_HSTL_I_12_S | S 0.394              | 0.402    | 0.402                      | 0.752              | 0.800    | 0.800                       | 0.813              | 0.868    | 0.868                | ns                 |
| DIFF_HSTL_I_18_I | F 0.319              | 0.339    | 0.339                      | 0.456              | 0.474    | 0.474                       | 0.576              | 0.606    | 0.606                | ns                 |
| DIFF_HSTL_I_18_I | M0.319               | 0.339    | 0.339                      | 0.570              | 0.603    | 0.603                       | 0.653              | 0.692    | 0.692                | ns                 |
| DIFF_HSTL_I_18_9 | S 0.319              | 0.339    | 0.339                      | 0.782              | 0.834    | 0.834                       | 0.816              | 0.871    | 0.871                | ns                 |
| DIFF_HSTL_I_DCI  | _102 <u>3</u> 954    | 0.402    | 0.402                      | 0.406              | 0.429    | 0.429                       | 0.534              | 0.564    | 0.564                | ns                 |
| DIFF_HSTL_I_DCI  | _102 <u>3</u> 944    | 0.402    | 0.402                      | 0.557              | 0.587    | 0.587                       | 0.653              | 0.694    | 0.694                | ns                 |
| DIFF_HSTL_I_DCI  | _102 <u>3</u> 934    | 0.402    | 0.402                      | 0.755              | 0.806    | 0.806                       | 0.842              | 0.907    | 0.907                | ns                 |
| DIFF_HSTL_I_DCI  | _108 <u>3</u> 123    | 0.339    | 0.339                      | 0.445              | 0.461    | 0.461                       | 0.566              | 0.595    | 0.595                | ns                 |
| DIFF_HSTL_I_DCI  | _108 <u>3</u> 12/8   | 0.339    | 0.339                      | 0.555              | 0.586    | 0.586                       | 0.643              | 0.684    | 0.684                | ns                 |
| DIFF_HSTL_I_DCI  | _108 <u>3</u> 283    | 0.339    | 0.339                      | 0.762              | 0.818    | 0.818                       | 0.836              | 0.900    | 0.900                | ns                 |
| DIFF_HSTL_I_DCI  | _ <del>F</del> 0.397 | 0.417    | 0.417                      | 0.431              | 0.445    | 0.445                       | 0.555              | 0.575    | 0.575                | ns                 |
| DIFF_HSTL_I_DCI  | _ <b>M</b> .397      | 0.417    | 0.417                      | 0.553              | 0.583    | 0.583                       | 0.644              | 0.684    | 0.684                | ns                 |
| DIFF_HSTL_I_DCI  | <b>_\$</b> 0.397     | 0.417    | 0.417                      | 0.767              | 0.823    | 0.823                       | 0.848              | 0.912    | 0.912                | ns                 |
| DIFF_HSTL_I_F    | 0.404                | 0.417    | 0.417                      | 0.423              | 0.443    | 0.443                       | 0.549              | 0.581    | 0.581                | ns                 |
| DIFF_HSTL_I_M    | 0.404                | 0.417    | 0.417                      | 0.555              | 0.586    | 0.586                       | 0.640              | 0.677    | 0.677                | ns                 |
| DIFF_HSTL_I_S    | 0.404                | 0.417    | 0.417                      | 0.767              | 0.818    | 0.818                       | 0.811              | 0.866    | 0.866                | ns                 |
| DIFF_HSUL_12_D   | Cl <u>D</u> .B81     | 0.400    | 0.400                      | 0.425              | 0.443    | 0.443                       | 0.558              | 0.586    | 0.586                | ns                 |
| DIFF_HSUL_12_D   | C1 <u>0</u> .18/181  | 0.400    | 0.400                      | 0.557              | 0.587    | 0.587                       | 0.653              | 0.694    | 0.694                | ns                 |
| DIFF_HSUL_12_D   | C <b>D.S</b> 81      | 0.400    | 0.400                      | 0.737              | 0.787    | 0.787                       | 0.822              | 0.885    | 0.885                | ns                 |
| DIFF_HSUL_12_F   | 0.394                | 0.402    | 0.402                      | 0.412              | 0.430    | 0.430                       | 0.538              | 0.566    | 0.566                | ns                 |
| DIFF_HSUL_12_M   | 0.394                | 0.402    | 0.402                      | 0.552              | 0.583    | 0.583                       | 0.641              | 0.679    | 0.679                | ns                 |
| DIFF_HSUL_12_S   | 0.394                | 0.402    | 0.402                      | 0.752              | 0.800    | 0.800                       | 0.813              | 0.868    | 0.868                | ns                 |
| DIFF_POD10_DCI_  | _FD.411              | 0.430    | 0.430                      | 0.425              | 0.444    | 0.444                       | 0.555              | 0.584    | 0.584                | ns                 |

| I/O Standards   | T <sub>INBU</sub>    | F_DELAY | _PAD_I | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | UF_DELA | Y_TD_PA | <sub>D</sub> Units |
|-----------------|----------------------|---------|--------|-------------------|---------|---------|-------------------|---------|---------|--------------------|
|                 | 0.8                  | 5V      | 0.72V  | 0.8               | 5V      | 0.72V   | 0.8               | 5V      | 0.72V   |                    |
|                 | -2                   | -1      | -1     | -2                | -1      | -1      | -2                | -1      | -1      |                    |
| DIFF_POD10_DCI  | _ <b>N</b> 0.411     | 0.430   | 0.430  | 0.542             | 0.571   | 0.571   | 0.640             | 0.681   | 0.681   | ns                 |
| DIFF_POD10_DCI  | _\$0.411             | 0.430   | 0.430  | 0.754             | 0.815   | 0.815   | 0.850             | 0.917   | 0.917   | ns                 |
| DIFF_POD10_F    | 0.411                | 0.433   | 0.433  | 0.438             | 0.459   | 0.459   | 0.569             | 0.601   | 0.601   | ns                 |
| DIFF_POD10_M    | 0.411                | 0.433   | 0.433  | 0.538             | 0.568   | 0.568   | 0.630             | 0.667   | 0.667   | ns                 |
| DIFF_POD10_S    | 0.411                | 0.433   | 0.433  | 0.766             | 0.821   | 0.821   | 0.836             | 0.894   | 0.894   | ns                 |
| DIFF_POD12_DCI  | _F0.407              | 0.432   | 0.432  | 0.425             | 0.443   | 0.443   | 0.558             | 0.586   | 0.586   | ns                 |
| DIFF_POD12_DCI  | _ <b>№</b> .407      | 0.432   | 0.432  | 0.543             | 0.572   | 0.572   | 0.638             | 0.678   | 0.678   | ns                 |
| DIFF_POD12_DCI  | _\$0.407             | 0.432   | 0.432  | 0.772             | 0.822   | 0.822   | 0.862             | 0.929   | 0.929   | ns                 |
| DIFF_POD12_F    | 0.409                | 0.430   | 0.430  | 0.455             | 0.476   | 0.476   | 0.595             | 0.626   | 0.626   | ns                 |
| DIFF_POD12_M    | 0.409                | 0.430   | 0.430  | 0.551             | 0.582   | 0.582   | 0.641             | 0.679   | 0.679   | ns                 |
| DIFF_POD12_S    | 0.409                | 0.430   | 0.430  | 0.767             | 0.817   | 0.817   | 0.832             | 0.889   | 0.889   | ns                 |
| DIFF_SSTL12_DC  | I_ <del>0</del> .381 | 0.400   | 0.400  | 0.425             | 0.443   | 0.443   | 0.558             | 0.586   | 0.586   | ns                 |
| DIFF_SSTL12_DC  | I_ <b>0</b> //381    | 0.400   | 0.400  | 0.557             | 0.587   | 0.587   | 0.654             | 0.694   | 0.694   | ns                 |
| DIFF_SSTL12_DC  | I_ <b>6</b> .381     | 0.400   | 0.400  | 0.754             | 0.803   | 0.803   | 0.842             | 0.908   | 0.908   | ns                 |
| DIFF_SSTL12_F   | 0.394                | 0.402   | 0.402  | 0.412             | 0.430   | 0.430   | 0.538             | 0.566   | 0.566   | ns                 |
| DIFF_SSTL12_M   | 0.394                | 0.402   | 0.402  | 0.553             | 0.584   | 0.584   | 0.641             | 0.676   | 0.676   | ns                 |
| DIFF_SSTL12_S   | 0.394                | 0.402   | 0.402  | 0.758             | 0.808   | 0.808   | 0.823             | 0.879   | 0.879   | ns                 |
| DIFF_SSTL135_DO | CI <u>O</u> B71      | 0.402   | 0.402  | 0.411             | 0.428   | 0.428   | 0.537             | 0.565   | 0.565   | ns                 |
| DIFF_SSTL135_DO | CI <u>O</u> M371     | 0.402   | 0.402  | 0.551             | 0.582   | 0.582   | 0.645             | 0.685   | 0.685   | ns                 |
| DIFF_SSTL135_DO | CI <u>0</u> \$371    | 0.402   | 0.402  | 0.746             | 0.799   | 0.799   | 0.829             | 0.893   | 0.893   | ns                 |
| DIFF_SSTL135_F  | 0.375                | 0.402   | 0.402  | 0.408             | 0.428   | 0.428   | 0.528             | 0.561   | 0.561   | ns                 |
| DIFF_SSTL135_M  | 0.375                | 0.402   | 0.402  | 0.555             | 0.585   | 0.585   | 0.641             | 0.679   | 0.679   | ns                 |
| DIFF_SSTL135_S  | 0.375                | 0.402   | 0.402  | 0.772             | 0.823   | 0.823   | 0.827             | 0.878   | 0.878   | ns                 |
| DIFF_SSTL15_DC  | I <b>_</b> ₩.397     | 0.417   | 0.417  | 0.412             | 0.429   | 0.429   | 0.531             | 0.563   | 0.563   | ns                 |
| DIFF_SSTL15_DC  | I_ <b>W</b> 397      | 0.417   | 0.417  | 0.553             | 0.583   | 0.583   | 0.645             | 0.685   | 0.685   | ns                 |

| I/O Standards   | T <sub>INBUI</sub>       | F_DELAY_ | _PAD_I | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | UF_DELA | Y_TD_PA | <sub>D</sub> Units |
|-----------------|--------------------------|----------|--------|-------------------|---------|---------|-------------------|---------|---------|--------------------|
|                 | 0.8                      | 5V       | 0.72V  | 0.8               | 5V      | 0.72V   | 0.8               | 5V      | 0.72V   |                    |
|                 | -2                       | -1       | -1     | -2                | -1      | -1      | -2                | -1      | -1      |                    |
| DIFF_SSTL15_DCI | <b>6</b> .397            | 0.417    | 0.417  | 0.768             | 0.822   | 0.822   | 0.847             | 0.912   | 0.912   | ns                 |
| DIFF_SSTL15_F   | 0.404                    | 0.417    | 0.417  | 0.424             | 0.445   | 0.445   | 0.551             | 0.577   | 0.577   | ns                 |
| DIFF_SSTL15_M   | 0.404                    | 0.417    | 0.417  | 0.554             | 0.585   | 0.585   | 0.639             | 0.677   | 0.677   | ns                 |
| DIFF_SSTL15_S   | 0.404                    | 0.417    | 0.417  | 0.767             | 0.817   | 0.817   | 0.813             | 0.867   | 0.867   | ns                 |
| DIFF_SSTL18_I_D | C <u>0.</u> <b>8</b> 20  | 0.336    | 0.336  | 0.445             | 0.461   | 0.461   | 0.566             | 0.595   | 0.595   | ns                 |
| DIFF_SSTL18_I_D | C <u>0.</u> <b>8/</b> 20 | 0.336    | 0.336  | 0.554             | 0.585   | 0.585   | 0.644             | 0.683   | 0.683   | ns                 |
| DIFF_SSTL18_I_D | C <u>0.</u> <b>3</b> 20  | 0.336    | 0.336  | 0.762             | 0.818   | 0.818   | 0.837             | 0.899   | 0.899   | ns                 |
| DIFF_SSTL18_I_F | 0.316                    | 0.336    | 0.336  | 0.454             | 0.476   | 0.476   | 0.578             | 0.608   | 0.608   | ns                 |
| DIFF_SSTL18_I_M | 0.316                    | 0.336    | 0.336  | 0.571             | 0.603   | 0.603   | 0.652             | 0.692   | 0.692   | ns                 |
| DIFF_SSTL18_I_S | 0.316                    | 0.336    | 0.336  | 0.782             | 0.835   | 0.835   | 0.816             | 0.870   | 0.870   | ns                 |
| HSLVDCI_15_F    | 0.393                    | 0.415    | 0.415  | 0.425             | 0.443   | 0.443   | 0.548             | 0.579   | 0.579   | ns                 |
| HSLVDCI_15_M    | 0.393                    | 0.415    | 0.415  | 0.552             | 0.581   | 0.581   | 0.644             | 0.684   | 0.684   | ns                 |
| HSLVDCI_15_S    | 0.393                    | 0.415    | 0.415  | 0.748             | 0.802   | 0.802   | 0.827             | 0.890   | 0.890   | ns                 |
| HSLVDCI_18_F    | 0.424                    | 0.447    | 0.447  | 0.445             | 0.461   | 0.461   | 0.566             | 0.595   | 0.595   | ns                 |
| HSLVDCI_18_M    | 0.424                    | 0.447    | 0.447  | 0.567             | 0.598   | 0.598   | 0.658             | 0.699   | 0.699   | ns                 |
| HSLVDCI_18_S    | 0.424                    | 0.447    | 0.447  | 0.761             | 0.817   | 0.817   | 0.836             | 0.900   | 0.900   | ns                 |
| HSTL_I_12_F     | 0.378                    | 0.399    | 0.399  | 0.423             | 0.443   | 0.443   | 0.553             | 0.582   | 0.582   | ns                 |
| HSTL_I_12_M     | 0.378                    | 0.399    | 0.399  | 0.551             | 0.582   | 0.582   | 0.642             | 0.679   | 0.679   | ns                 |
| HSTL_I_12_S     | 0.378                    | 0.399    | 0.399  | 0.750             | 0.799   | 0.799   | 0.813             | 0.868   | 0.868   | ns                 |
| HSTL_I_18_F     | 0.322                    | 0.339    | 0.339  | 0.456             | 0.474   | 0.474   | 0.576             | 0.606   | 0.606   | ns                 |
| HSTL_I_18_M     | 0.322                    | 0.339    | 0.339  | 0.569             | 0.602   | 0.602   | 0.653             | 0.692   | 0.692   | ns                 |
| HSTL_I_18_S     | 0.322                    | 0.339    | 0.339  | 0.781             | 0.833   | 0.833   | 0.816             | 0.871   | 0.871   | ns                 |
| HSTL_I_DCI_12_F | 0.378                    | 0.399    | 0.399  | 0.406             | 0.429   | 0.429   | 0.534             | 0.564   | 0.564   | ns                 |
| HSTL_I_DCI_12_M | 0.378                    | 0.399    | 0.399  | 0.556             | 0.586   | 0.586   | 0.654             | 0.694   | 0.694   | ns                 |
| HSTL_I_DCI_12_S | 0.378                    | 0.399    | 0.399  | 0.754             | 0.803   | 0.803   | 0.842             | 0.907   | 0.907   | ns                 |

| I/O Standards   | T <sub>INBUI</sub> | F_DELAY_ | PAD_I | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | <sub>D</sub> Units |       |    |
|-----------------|--------------------|----------|-------|-------------------|---------|---------|-------------------|--------------------|-------|----|
|                 | 0.8                | 5V       | 0.72V | 0.8               | 5V      | 0.72V   | 0.8               | 5V                 | 0.72V |    |
|                 | -2                 | -1       | -1    | -2                | -1      | -1      | -2                | -1                 | -1    |    |
| HSTL_I_DCI_18_F | 0.321              | 0.339    | 0.339 | 0.445             | 0.461   | 0.461   | 0.566             | 0.595              | 0.595 | ns |
| HSTL_I_DCI_18_M | 0.321              | 0.339    | 0.339 | 0.554             | 0.585   | 0.585   | 0.643             | 0.684              | 0.684 | ns |
| HSTL_I_DCI_18_S | 0.321              | 0.339    | 0.339 | 0.761             | 0.817   | 0.817   | 0.836             | 0.900              | 0.900 | ns |
| HSTL_I_DCI_F    | 0.393              | 0.415    | 0.415 | 0.431             | 0.445   | 0.445   | 0.555             | 0.575              | 0.575 | ns |
| HSTL_I_DCI_M    | 0.393              | 0.415    | 0.415 | 0.552             | 0.581   | 0.581   | 0.644             | 0.684              | 0.684 | ns |
| HSTL_I_DCI_S    | 0.393              | 0.415    | 0.415 | 0.766             | 0.821   | 0.821   | 0.847             | 0.912              | 0.912 | ns |
| HSTL_I_F        | 0.378              | 0.399    | 0.399 | 0.423             | 0.443   | 0.443   | 0.549             | 0.581              | 0.581 | ns |
| HSTL_I_M        | 0.378              | 0.399    | 0.399 | 0.554             | 0.585   | 0.585   | 0.640             | 0.677              | 0.677 | ns |
| HSTL_I_S        | 0.378              | 0.399    | 0.399 | 0.766             | 0.816   | 0.816   | 0.811             | 0.866              | 0.866 | ns |
| HSUL_12_DCI_F   | 0.378              | 0.399    | 0.399 | 0.425             | 0.443   | 0.443   | 0.558             | 0.586              | 0.586 | ns |
| HSUL_12_DCI_M   | 0.378              | 0.399    | 0.399 | 0.556             | 0.586   | 0.586   | 0.654             | 0.694              | 0.694 | ns |
| HSUL_12_DCI_S   | 0.378              | 0.399    | 0.399 | 0.736             | 0.784   | 0.784   | 0.821             | 0.886              | 0.886 | ns |
| HSUL_12_F       | 0.378              | 0.399    | 0.399 | 0.412             | 0.430   | 0.430   | 0.538             | 0.566              | 0.566 | ns |
| HSUL_12_M       | 0.378              | 0.399    | 0.399 | 0.551             | 0.582   | 0.582   | 0.642             | 0.679              | 0.679 | ns |
| HSUL_12_S       | 0.378              | 0.399    | 0.399 | 0.750             | 0.799   | 0.799   | 0.813             | 0.868              | 0.868 | ns |
| LVCMOS12_F_2    | 0.512              | 0.555    | 0.555 | 0.672             | 0.692   | 0.692   | 0.898             | 0.922              | 0.922 | ns |
| LVCMOS12_F_4    | 0.512              | 0.555    | 0.555 | 0.504             | 0.521   | 0.521   | 0.664             | 0.693              | 0.693 | ns |
| LVCMOS12_F_6    | 0.512              | 0.555    | 0.555 | 0.485             | 0.507   | 0.507   | 0.634             | 0.669              | 0.669 | ns |
| LVCMOS12_F_8    | 0.512              | 0.555    | 0.555 | 0.465             | 0.489   | 0.489   | 0.611             | 0.666              | 0.666 | ns |
| LVCMOS12_M_2    | 0.512              | 0.555    | 0.555 | 0.708             | 0.727   | 0.727   | 0.916             | 0.945              | 0.945 | ns |
| LVCMOS12_M_4    | 0.512              | 0.555    | 0.555 | 0.550             | 0.573   | 0.573   | 0.664             | 0.690              | 0.690 | ns |
| LVCMOS12_M_6    | 0.512              | 0.555    | 0.555 | 0.527             | 0.554   | 0.554   | 0.622             | 0.652              | 0.652 | ns |
| LVCMOS12_M_8    | 0.512              | 0.555    | 0.555 | 0.540             | 0.571   | 0.571   | 0.614             | 0.649              | 0.649 | ns |
| LVCMOS12_S_2    | 0.512              | 0.555    | 0.555 | 0.767             | 0.803   | 0.803   | 0.990             | 1.024              | 1.024 | ns |
| LVCMOS12_S_4    | 0.512              | 0.555    | 0.555 | 0.666             | 0.704   | 0.704   | 0.803             | 0.848              | 0.848 | ns |

| I/O Standards | T <sub>INBUI</sub> | INBUF_DELAY_PAD_I |       | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | TOUTBUF_DELAY_TD_PA |       |    |
|---------------|--------------------|-------------------|-------|-------------------|---------|---------|-------------------|---------------------|-------|----|
|               | 0.8                | 5V                | 0.72V | 0.8               | 5V      | 0.72V   | 0.8               | 5V                  | 0.72V |    |
|               | -2                 | -1                | -1    | -2                | -1      | -1      | -2                | -1                  | -1    |    |
| LVCMOS12_S_6  | 0.512              | 0.555             | 0.555 | 0.657             | 0.695   | 0.695   | 0.732             | 0.774               | 0.774 | ns |
| LVCMOS12_S_8  | 0.512              | 0.555             | 0.555 | 0.708             | 0.761   | 0.761   | 0.745             | 0.790               | 0.790 | ns |
| LVCMOS15_F_12 | 0.414              | 0.445             | 0.445 | 0.500             | 0.522   | 0.522   | 0.647             | 0.682               | 0.682 | ns |
| LVCMOS15_F_2  | 0.414              | 0.445             | 0.445 | 0.702             | 0.722   | 0.722   | 0.919             | 0.940               | 0.940 | ns |
| LVCMOS15_F_4  | 0.414              | 0.445             | 0.445 | 0.579             | 0.601   | 0.601   | 0.755             | 0.781               | 0.781 | ns |
| LVCMOS15_F_6  | 0.414              | 0.445             | 0.445 | 0.547             | 0.569   | 0.569   | 0.711             | 0.742               | 0.742 | ns |
| LVCMOS15_F_8  | 0.414              | 0.445             | 0.445 | 0.518             | 0.538   | 0.538   | 0.686             | 0.703               | 0.703 | ns |
| LVCMOS15_M_12 | 0.414              | 0.445             | 0.445 | 0.607             | 0.644   | 0.644   | 0.637             | 0.676               | 0.676 | ns |
| LVCMOS15_M_2  | 0.414              | 0.445             | 0.445 | 0.741             | 0.770   | 0.770   | 0.938             | 0.962               | 0.962 | ns |
| LVCMOS15_M_4  | 0.414              | 0.445             | 0.445 | 0.625             | 0.651   | 0.651   | 0.754             | 0.786               | 0.786 | ns |
| LVCMOS15_M_6  | 0.414              | 0.445             | 0.445 | 0.576             | 0.604   | 0.604   | 0.674             | 0.710               | 0.710 | ns |
| LVCMOS15_M_8  | 0.414              | 0.445             | 0.445 | 0.568             | 0.601   | 0.601   | 0.639             | 0.681               | 0.681 | ns |
| LVCMOS15_S_12 | 0.414              | 0.445             | 0.445 | 0.788             | 0.855   | 0.855   | 0.695             | 0.733               | 0.733 | ns |
| LVCMOS15_S_2  | 0.414              | 0.445             | 0.445 | 0.829             | 0.864   | 0.864   | 1.039             | 1.079               | 1.079 | ns |
| LVCMOS15_S_4  | 0.414              | 0.445             | 0.445 | 0.687             | 0.725   | 0.725   | 0.813             | 0.851               | 0.851 | ns |
| LVCMOS15_S_6  | 0.414              | 0.445             | 0.445 | 0.671             | 0.710   | 0.710   | 0.726             | 0.763               | 0.763 | ns |
| LVCMOS15_S_8  | 0.414              | 0.445             | 0.445 | 0.704             | 0.755   | 0.755   | 0.721             | 0.758               | 0.758 | ns |
| LVCMOS18_F_12 | 0.418              | 0.445             | 0.445 | 0.573             | 0.601   | 0.601   | 0.731             | 0.769               | 0.769 | ns |
| LVCMOS18_F_2  | 0.418              | 0.445             | 0.445 | 0.739             | 0.760   | 0.760   | 0.945             | 0.971               | 0.971 | ns |
| LVCMOS18_F_4  | 0.418              | 0.445             | 0.445 | 0.609             | 0.630   | 0.630   | 0.778             | 0.802               | 0.802 | ns |
| LVCMOS18_F_6  | 0.418              | 0.445             | 0.445 | 0.603             | 0.633   | 0.633   | 0.781             | 0.808               | 0.808 | ns |
| LVCMOS18_F_8  | 0.418              | 0.445             | 0.445 | 0.573             | 0.600   | 0.600   | 0.733             | 0.767               | 0.767 | ns |
| LVCMOS18_M_12 | 0.418              | 0.445             | 0.445 | 0.640             | 0.678   | 0.678   | 0.670             | 0.709               | 0.709 | ns |
| LVCMOS18_M_2  | 0.418              | 0.445             | 0.445 | 0.798             | 0.822   | 0.822   | 0.991             | 1.016               | 1.016 | ns |
| LVCMOS18_M_4  | 0.418              | 0.445             | 0.445 | 0.664             | 0.693   | 0.693   | 0.798             | 0.836               | 0.836 | ns |

| I/O Standards   | T <sub>INBU</sub> | F_DELAY | _PAD_I | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | UF_DELA | Y_TD_PA | <sub>D</sub> Units |
|-----------------|-------------------|---------|--------|-------------------|---------|---------|-------------------|---------|---------|--------------------|
|                 | 0.8               | 5V      | 0.72V  | 0.8               | 5V      | 0.72V   | 0.8               | 5V      | 0.72V   |                    |
|                 | -2                | -1      | -1     | -2                | -1      | -1      | -2                | -1      | -1      |                    |
| LVCMOS18_M_6    | 0.418             | 0.445   | 0.445  | 0.629             | 0.663   | 0.663   | 0.735             | 0.775   | 0.775   | ns                 |
| LVCMOS18_M_8    | 0.418             | 0.445   | 0.445  | 0.626             | 0.661   | 0.661   | 0.705             | 0.746   | 0.746   | ns                 |
| LVCMOS18_S_12   | 0.418             | 0.445   | 0.445  | 0.795             | 0.861   | 0.861   | 0.683             | 0.721   | 0.721   | ns                 |
| LVCMOS18_S_2    | 0.418             | 0.445   | 0.445  | 0.862             | 0.897   | 0.897   | 1.076             | 1.098   | 1.098   | ns                 |
| LVCMOS18_S_4    | 0.418             | 0.445   | 0.445  | 0.716             | 0.758   | 0.758   | 0.829             | 0.872   | 0.872   | ns                 |
| LVCMOS18_S_6    | 0.418             | 0.445   | 0.445  | 0.682             | 0.724   | 0.724   | 0.724             | 0.762   | 0.762   | ns                 |
| LVCMOS18_S_8    | 0.418             | 0.445   | 0.445  | 0.707             | 0.760   | 0.760   | 0.709             | 0.745   | 0.745   | ns                 |
| LVDCI_15_F      | 0.425             | 0.462   | 0.462  | 0.426             | 0.443   | 0.443   | 0.548             | 0.581   | 0.581   | ns                 |
| LVDCI_15_M      | 0.425             | 0.462   | 0.462  | 0.553             | 0.582   | 0.582   | 0.645             | 0.685   | 0.685   | ns                 |
| LVDCI_15_S      | 0.425             | 0.462   | 0.462  | 0.749             | 0.803   | 0.803   | 0.821             | 0.890   | 0.890   | ns                 |
| LVDCI_18_F      | 0.414             | 0.447   | 0.447  | 0.441             | 0.459   | 0.459   | 0.560             | 0.589   | 0.589   | ns                 |
| LVDCI_18_M      | 0.414             | 0.447   | 0.447  | 0.554             | 0.585   | 0.585   | 0.644             | 0.683   | 0.683   | ns                 |
| LVDCI_18_S      | 0.414             | 0.447   | 0.447  | 0.760             | 0.818   | 0.818   | 0.837             | 0.899   | 0.899   | ns                 |
| LVDS            | 0.539             | 0.620   | 0.620  | 0.626             | 0.662   | 0.662   |                   | 960.447 |         | ns                 |
| MIPI_DPHY_DCI_H | HSD.386           | 0.415   | 0.415  | 0.502             | 0.522   | 0.522   | N/A               | N/A     | N/A     | ns                 |
| MIPI_DPHY_DCI_L | .F8.438           | 8.792   | 8.792  | 0.914             | 0.937   | 0.937   | N/A               | N/A     | N/A     | ns                 |
| POD10_DCI_F     | 0.408             | 0.430   | 0.430  | 0.425             | 0.444   | 0.444   | 0.555             | 0.584   | 0.584   | ns                 |
| POD10_DCI_M     | 0.408             | 0.430   | 0.430  | 0.542             | 0.571   | 0.571   | 0.640             | 0.681   | 0.681   | ns                 |
| POD10_DCI_S     | 0.408             | 0.430   | 0.430  | 0.754             | 0.815   | 0.815   | 0.850             | 0.917   | 0.917   | ns                 |
| POD10_F         | 0.407             | 0.430   | 0.430  | 0.438             | 0.459   | 0.459   | 0.569             | 0.601   | 0.601   | ns                 |
| POD10_M         | 0.407             | 0.430   | 0.430  | 0.538             | 0.568   | 0.568   | 0.630             | 0.667   | 0.667   | ns                 |
| POD10_S         | 0.407             | 0.430   | 0.430  | 0.766             | 0.821   | 0.821   | 0.836             | 0.894   | 0.894   | ns                 |
| POD12_DCI_F     | 0.409             | 0.431   | 0.431  | 0.425             | 0.443   | 0.443   | 0.558             | 0.586   | 0.586   | ns                 |
| POD12_DCI_M     | 0.409             | 0.431   | 0.431  | 0.543             | 0.572   | 0.572   | 0.638             | 0.678   | 0.678   | ns                 |
| POD12_DCI_S     | 0.409             | 0.431   | 0.431  | 0.772             | 0.822   | 0.822   | 0.862             | 0.929   | 0.929   | ns                 |

| I/O Standards  | T <sub>INBUI</sub> | F_DELAY | _PAD_I | T <sub>OUTB</sub> | UF_DELA | Y_O_PAD | T <sub>OUTB</sub> | UF_DELA | Y_TD_PA | <sub>D</sub> Units |
|----------------|--------------------|---------|--------|-------------------|---------|---------|-------------------|---------|---------|--------------------|
|                | 0.8                | 5V      | 0.72V  | 0.8               | 5V      | 0.72V   | 0.8               | 5V      | 0.72V   |                    |
|                | -2                 | -1      | -1     | -2                | -1      | -1      | -2                | -1      | -1      |                    |
| POD12_F        | 0.409              | 0.431   | 0.431  | 0.455             | 0.476   | 0.476   | 0.595             | 0.626   | 0.626   | ns                 |
| POD12_M        | 0.409              | 0.431   | 0.431  | 0.551             | 0.582   | 0.582   | 0.641             | 0.679   | 0.679   | ns                 |
| POD12_S        | 0.409              | 0.431   | 0.431  | 0.767             | 0.817   | 0.817   | 0.832             | 0.889   | 0.889   | ns                 |
| SLVS_400_18    | 0.539              | 0.620   | 0.620  | N/A               | N/A     | N/A     | N/A               | N/A     | N/A     | ns                 |
| SSTL12_DCI_F   | 0.381              | 0.399   | 0.399  | 0.425             | 0.443   | 0.443   | 0.558             | 0.586   | 0.586   | ns                 |
| SSTL12_DCI_M   | 0.381              | 0.399   | 0.399  | 0.557             | 0.587   | 0.587   | 0.654             | 0.694   | 0.694   | ns                 |
| SSTL12_DCI_S   | 0.381              | 0.399   | 0.399  | 0.754             | 0.803   | 0.803   | 0.842             | 0.908   | 0.908   | ns                 |
| SSTL12_F       | 0.403              | 0.403   | 0.403  | 0.412             | 0.430   | 0.430   | 0.538             | 0.566   | 0.566   | ns                 |
| SSTL12_M       | 0.403              | 0.403   | 0.403  | 0.553             | 0.584   | 0.584   | 0.641             | 0.676   | 0.676   | ns                 |
| SSTL12_S       | 0.403              | 0.403   | 0.403  | 0.758             | 0.808   | 0.808   | 0.823             | 0.879   | 0.879   | ns                 |
| SSTL135_DCI_F  | 0.366              | 0.399   | 0.399  | 0.411             | 0.428   | 0.428   | 0.537             | 0.565   | 0.565   | ns                 |
| SSTL135_DCI_M  | 0.366              | 0.399   | 0.399  | 0.551             | 0.582   | 0.582   | 0.645             | 0.685   | 0.685   | ns                 |
| SSTL135_DCI_S  | 0.366              | 0.399   | 0.399  | 0.746             | 0.799   | 0.799   | 0.829             | 0.893   | 0.893   | ns                 |
| SSTL135_F      | 0.378              | 0.399   | 0.399  | 0.408             | 0.428   | 0.428   | 0.528             | 0.561   | 0.561   | ns                 |
| SSTL135_M      | 0.378              | 0.399   | 0.399  | 0.555             | 0.585   | 0.585   | 0.641             | 0.679   | 0.679   | ns                 |
| SSTL135_S      | 0.378              | 0.399   | 0.399  | 0.772             | 0.823   | 0.823   | 0.827             | 0.878   | 0.878   | ns                 |
| SSTL15_DCI_F   | 0.402              | 0.417   | 0.417  | 0.412             | 0.429   | 0.429   | 0.531             | 0.563   | 0.563   | ns                 |
| SSTL15_DCI_M   | 0.402              | 0.417   | 0.417  | 0.553             | 0.583   | 0.583   | 0.645             | 0.685   | 0.685   | ns                 |
| SSTL15_DCI_S   | 0.402              | 0.417   | 0.417  | 0.768             | 0.822   | 0.822   | 0.847             | 0.912   | 0.912   | ns                 |
| SSTL15_F       | 0.371              | 0.400   | 0.400  | 0.408             | 0.428   | 0.428   | 0.530             | 0.556   | 0.556   | ns                 |
| SSTL15_M       | 0.371              | 0.400   | 0.400  | 0.554             | 0.585   | 0.585   | 0.639             | 0.677   | 0.677   | ns                 |
| SSTL15_S       | 0.371              | 0.400   | 0.400  | 0.767             | 0.817   | 0.817   | 0.813             | 0.867   | 0.867   | ns                 |
| SSTL18_I_DCI_F | 0.329              | 0.336   | 0.336  | 0.445             | 0.461   | 0.461   | 0.566             | 0.595   | 0.595   | ns                 |
| SSTL18_I_DCI_M | 0.329              | 0.336   | 0.336  | 0.554             | 0.585   | 0.585   | 0.644             | 0.683   | 0.683   | ns                 |
| SSTL18_I_DCI_S | 0.329              | 0.336   | 0.336  | 0.762             | 0.818   | 0.818   | 0.837             | 0.899   | 0.899   | ns                 |

| I/O Standards | T <sub>INBUF_DELAY_PAD_I</sub> |       |       | T <sub>OUTB</sub> | T <sub>OUTBUF_DELAY_O_PAD</sub> |       |       | TOUTBUF_DELAY_TD_PA |       |    |  |
|---------------|--------------------------------|-------|-------|-------------------|---------------------------------|-------|-------|---------------------|-------|----|--|
|               | 0.8                            | 5V    | 0.72V | 0.72V 0.85V       |                                 | 0.72V | 0.85V |                     | 0.72V |    |  |
|               | -2                             | -2 -1 |       | -2                | -1                              | -1    | -2    | -1                  | -1    |    |  |
| SSTL18_I_F    | 0.316                          | 0.337 | 0.337 | 0.454             | 0.476                           | 0.476 | 0.578 | 0.608               | 0.608 | ns |  |
| SSTL18_I_M    | 0.316                          | 0.337 | 0.337 | 0.571             | 0.603                           | 0.603 | 0.652 | 0.692               | 0.692 | ns |  |
| SSTL18_I_S    | 0.316                          | 0.337 | 0.337 | 0.782             | 0.835                           | 0.835 | 0.816 | 0.870               | 0.870 | ns |  |
| SUB_LVDS      | 0.539                          | 0.620 | 0.620 | 0.660             | 0.692                           | 0.692 |       | 969.863             |       | ns |  |

### **IOB 3-state Output Switching Characteristics**

Table 1 specifies the values of T<sub>OUTBUF</sub> DELAY TE PAD and T<sub>INBUF</sub> DELAY IBUFDIS O.

- T<sub>OUTBUF\_DELAY\_TE\_PAD</sub> is the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is enabled (i.e., a high impedance state).
- T<sub>INBUF DELAY IBUFDIS O</sub> is the IOB delay from IBUFDISABLE to O output.
- In HP I/O banks, the internal DCI termination turn-off time is always faster than  $T_{OUTBUF\_DELAY\_TE\_PAD} \ when the \ DCITERMDISABLE \ pin \ is \ used.$
- In HD I/O banks, the internal IN\_TERM termination turn-off time is always faster than T<sub>OUTBUF</sub> DELAY TE PAD when the INTERMDISABLE pin is used.

#### **Table: IOB 3-state Output Switching Characteristics**

| Symbol                        | Description                                                      | Speed | Grade and | V <sub>CCINT</sub> Oper | at <b>Un</b> git |
|-------------------------------|------------------------------------------------------------------|-------|-----------|-------------------------|------------------|
|                               |                                                                  |       | 0.85V     | 0.72V                   |                  |
|                               |                                                                  |       | -1        | -1                      |                  |
| T <sub>OUTBUF_DELAY_TE</sub>  | _ நிற்றut to pad high-impedance for HD<br>I/O banks              |       |           |                         | ns               |
|                               | T input to pad high-impedance for HP I/O banks                   |       |           |                         | ns               |
| T <sub>INBUF_DELAY_IBUF</sub> | DIBUF turn-on time from IBUFDISABLE to O output for HD I/O banks |       |           |                         | ns               |
|                               | IBUF turn-on time from IBUFDISABLE to O output for HP I/O banks  |       |           |                         | ns               |

## Input Delay Measurement Methodology

The following table shows the test setup parameters used for measuring input delay.

### **Table: Input Delay Measurement Methodology**

| Description                                        | I/O Standard Att                     | ribute 1, 2                  | V <sub>H</sub> 1, 2     | V <sub>MEAS</sub>            | 1,∳ <sub>REF</sub> 1 |
|----------------------------------------------------|--------------------------------------|------------------------------|-------------------------|------------------------------|----------------------|
| LVCMOS, 1.2V                                       | LVCMOS12                             | 0.1                          | 1.1                     | 0.6                          | _                    |
| LVCMOS, LVDCI, HSLVDCI, 1.5V                       | LVCMOS15,<br>LVDCI_15,<br>HSLVDCI_15 | 0.1                          | 1.4                     | 0.75                         | _                    |
| LVCMOS, LVDCI, HSLVDCI, 1.8V                       | LVCMOS18,<br>LVDCI_18,<br>HSLVDCI_18 | 0.1                          | 1.7                     | 0.9                          | _                    |
| LVCMOS, 2.5V                                       | LVCMOS25                             | 0.1                          | 2.4                     | 1.25                         | _                    |
| LVCMOS, 3.3V                                       | LVCMOS33                             | 0.1                          | 3.2                     | 1.65                         | _                    |
| LVTTL, 3.3V                                        | LVTTL                                | 0.1                          | 3.2                     | 1.65                         | _                    |
| HSTL (high-speed transceiver logic), class I, 1.2V | HSTL_I_12                            | V <sub>REF</sub> – 0.25      | V <sub>REF</sub> + 0.25 | V <sub>REF</sub>             | 0.6                  |
| HSTL, class I, 1.5V                                | HSTL_I                               | V <sub>REF</sub> – 0.325     | V <sub>REF</sub> + 0.32 | 25V <sub>REF</sub>           | 0.75                 |
| HSTL, class I, 1.8V                                | HSTL_I_18                            | V <sub>REF</sub> – 0.4       | V <sub>REF</sub> + 0.4  | V <sub>REF</sub>             | 0.9                  |
| HSUL (high-speed unterminated logic), 1.2V         | HSUL_12                              | V <sub>REF</sub> – 0.25      | V <sub>REF</sub> + 0.25 | V <sub>REF</sub>             | 0.6                  |
| SSTL12 (stub series terminated logic), 1.2V        | SSTL12                               | V <sub>REF</sub> – 0.25      | V <sub>REF</sub> + 0.25 | V <sub>REF</sub>             | 0.6                  |
| SSTL135 and SSTL135 class II,<br>1.35V             | SSTL135,<br>SSTL135_II               | V <sub>REF</sub> –<br>0.2875 | V <sub>REF</sub> + 0.28 | 37 <b>5</b> / <sub>REF</sub> | 0.675                |
| SSTL15 and SSTL15 class II, 1.5V                   | SSTL15,<br>SSTL15_II                 | V <sub>REF</sub> – 0.325     | V <sub>REF</sub> + 0.32 | 25V <sub>REF</sub>           | 0.75                 |
| SSTL18, class I and II, 1.8V                       | SSTL18_I,<br>SSTL18_II               | V <sub>REF</sub> – 0.4       | V <sub>REF</sub> + 0.4  | V <sub>REF</sub>             | 0.9                  |
| POD10, 1.0V                                        | POD10                                | V <sub>REF</sub> – 0.2       | V <sub>REF</sub> + 0.2  | V <sub>REF</sub>             | 0.7                  |
| POD12, 1.2V                                        | POD12                                | V <sub>REF</sub> – 0.24      | V <sub>REF</sub> + 0.24 | V <sub>REF</sub>             | 0.84                 |

| Description                                      | I/O Standard Att                | ribute 1, 2               | V <sub>H</sub> 1, 2 | V <sub>MEAS</sub>             | 1, <sub>REF</sub> 1, |
|--------------------------------------------------|---------------------------------|---------------------------|---------------------|-------------------------------|----------------------|
| DIFF_HSTL, class I, 1.2V                         | DIFF_HSTL_I_12                  | 2 0.6 – 0.25              | 0.6 + 0.25          | 0 6                           | _                    |
| DIFF_HSTL, class I, 1.5V                         | DIFF_HSTL_I                     | 0.75 –<br>0.325           | 0.75 + 0.325        | 5 06                          | _                    |
| DIFF_HSTL, class I, 1.8V                         | DIFF_HSTL_I_18                  | 3 0.9 – 0.4               | 0.9 + 0.4           | 06                            | _                    |
| DIFF_HSUL, 1.2V                                  | DIFF_HSUL_12                    | 0.6 – 0.25                | 0.6 + 0.25          | 06                            | _                    |
| DIFF_SSTL, 1.2V                                  | DIFF_SSTL12                     | 0.6 – 0.25                | 0.6 + 0.25          | 06                            | _                    |
| DIFF_SSTL135 and<br>DIFF_SSTL135 class II, 1.35V | DIFF_SSTL135,<br>DIFF_SSTL135_I | 0.675 –<br>II 0.2875      | 0.675 + 0.28        | 375 <sub>0</sub> <sup>6</sup> | _                    |
| DIFF_SSTL15 and DIFF_SSTL15 class II, 1.5V       | DIFF_SSTL15,<br>DIFF_SSTL15_II  | 0.75 –<br>0.325           | 0.75 + 0.325        | 5 0 <sup>6</sup>              | _                    |
| DIFF_SSTL18_I, DIFF_SSTL18_II,<br>1.8V           | DIFF_SSTL18_I, DIFF_SSTL18_II   | 0.9 – 0.4                 | 0.9 + 0.4           | 06                            | _                    |
| DIFF_POD10, 1.0V                                 | DIFF_POD10                      | 0.5 – 0.2                 | 0.5 + 0.2           | 06                            | _                    |
| DIFF_POD12, 1.2V                                 | DIFF_POD12                      | 0.6 – 0.25                | 0.6 + 0.25          | 06                            | _                    |
| LVDS (low-voltage differential signaling), 1.8V  | LVDS                            | 0.9 –<br>0.125            | 0.9 + 0.125         | 0 6                           | _                    |
| LVDS_25, 2.5V                                    | LVDS_25                         | 1.25 –<br>0.125           | 1.25 + 0.125        | 5 0 <sup>6</sup>              | _                    |
| SUB_LVDS, 1.8V                                   | SUB_LVDS                        | 0.9 –<br>0.125            | 0.9 + 0.125         | 06                            | _                    |
| SLVS, 1.8V                                       | SLVS_400_18                     | 0.9 –<br>0.125            | 0.9 + 0.125         | 06                            | _                    |
| SLVS, 2.5V                                       | SLVS_400_25                     | 1.25 –<br>0.125           | 1.25 + 0.125        | 5 0 <sup>6</sup>              | _                    |
| LVPECL, 2.5V                                     | LVPECL                          | 1.25 –<br>0.125           | 1.25 + 0.125        | 5 0 <sup>6</sup>              | _                    |
| MIPI D-PHY (high speed) 1.2V                     | MIPI_DPHY_DCI                   | _HS0.2 -<br>0.125         | 0.2 + 0.125         | 06                            | _                    |
| MIPI D-PHY (low power) 1.2V                      | MIPI_DPHY_DCI                   | _L <b>B</b> .715 –<br>0.2 | 0.715 + 0.2         | 06                            | _                    |

Description I/O Standard Attribute 1, 2 V<sub>H</sub> 1, 2 V<sub>MEAS</sub> 1, 4, REF 1, 3, 5

- 1. The input delay measurement methodology parameters for LVDCI/HSLVDCI are the same for LVCMOS standards of the same voltage. Parameters for all other DCI standards are the same for the corresponding non-DCI standards.
- 2. Input waveform switches between V<sub>L</sub> and V<sub>H</sub>.
- 3. Measurements are made at typical, minimum, and maximum  $V_{REF}$  values. Reported delays reflect worst case of these measurements.  $V_{REF}$  values listed are typical.
- 4. Input voltage level from which measurement starts.
- 5. This is an input voltage reference that bears no relation to the V<sub>REF</sub>/V<sub>MEAS</sub> parameters found in IBIS models and/or noted in Figure 1.
- 6. The value given is the differential input voltage.

### Output Delay Measurement Methodology

Output delays are measured with short output traces. Standard termination was used for all testing. The propagation delay of the trace is characterized separately and subtracted from the final measurement, and is therefore not included in the generalized test setups shown in Figure 1 and Figure 2.

Figure: Single-Ended Test Setup



**Figure: Differential Test Setup** 



Parameters V<sub>REF</sub>, R<sub>REF</sub>, C<sub>REF</sub>, and V<sub>MEAS</sub> fully describe the test conditions for each I/O standard. The most accurate prediction of propagation delay in any given application can be obtained through IBIS simulation, using this method:

- 1. Simulate the output driver of choice into the generalized test setup using values from Table 1.
- 2. Record the time to  $V_{\mbox{\scriptsize MEAS}}$ .
- 3. Simulate the output driver of choice into the actual PCB trace and load using the appropriate IBIS model or capacitance value to represent the load.
- 4. Record the time to V<sub>MEAS</sub>.
- 5. Compare the results of step 2 and step 4. The increase or decrease in delay yields the actual propagation delay of the PCB trace.

#### **Table: Output Delay Measurement Methodology**

| Description                                        | I/O Standard Attribute  | R <sub>REF</sub> | (C) <sub>REF</sub> | (AM)EV           | s <b>(VA)</b> EF |
|----------------------------------------------------|-------------------------|------------------|--------------------|------------------|------------------|
| LVCMOS, 1.2V                                       | LVCMOS12                | 1M               | 0                  | 0.6              | 0                |
| LVCMOS, 1.5V                                       | LVCMOS15                | 1M               | 0                  | 0.75             | 0                |
| LVCMOS, 1.8V                                       | LVCMOS18                | 1M               | 0                  | 0.9              | 0                |
| LVCMOS, 2.5V                                       | LVCMOS25                | 1M               | 0                  | 1.25             | 0                |
| LVCMOS, 3.3V                                       | LVCMOS33                | 1M               | 0                  | 1.65             | 0                |
| LVTTL, 3.3V                                        | LVTTL                   | 1M               | 0                  | 1.65             | 0                |
| LVDCI, HSLVDCI, 1.5V                               | LVDCI_15,<br>HSLVDCI_15 | 50               | 0                  | V <sub>REF</sub> | 0.75             |
| LVDCI, HSLVDCI, 1.8V                               | LVDCI_15,<br>HSLVDCI_18 | 50               | 0                  | V <sub>REF</sub> | 0.9              |
| HSTL (high-speed transceiver logic), class I, 1.2V | HSTL_I_12               | 50               | 0                  | V <sub>REF</sub> | 0.6              |
| HSTL, class I, 1.5V                                | HSTL_I                  | 50               | 0                  | V <sub>REF</sub> | 0.75             |
| HSTL, class I, 1.8V                                | HSTL_I_18               | 50               | 0                  | V <sub>REF</sub> | 0.9              |
| HSUL (high-speed unterminated logic), 1.2V         | HSUL_12                 | 50               | 0                  | V <sub>REF</sub> | 0.6              |
| SSTL12 (stub series terminated logic), 1.2V        | SSTL12                  | 50               | 0                  | V <sub>REF</sub> | 0.6              |
| SSTL135 and SSTL135 class II, 1.35V                | SSTL135, SSTL135_II     | 50               | 0                  | V <sub>REF</sub> | 0.675            |
| SSTL15 and SSTL15 class II, 1.5V                   | SSTL15, SSTL15_II       | 50               | 0                  | V <sub>REF</sub> | 0.75             |
| SSTL18, class I and class II, 1.8V                 | SSTL18_I, SSTL18_II     | 50               | 0                  | V <sub>REF</sub> | 0.9              |

| Description                                     | I/O Standard Attribute           | R <sub>REF</sub> | (C) | (AMEV            | s WAEF |
|-------------------------------------------------|----------------------------------|------------------|-----|------------------|--------|
| POD10, 1.0V                                     | POD10                            | 50               | 0   | V <sub>REF</sub> | 1.0    |
| POD12, 1.2V                                     | POD12                            | 50               | 0   | V <sub>REF</sub> | 1.2    |
| DIFF_HSTL, class I, 1.2V                        | DIFF_HSTL_I_12                   | 50               | 0   | V <sub>REF</sub> | 0.6    |
| DIFF_HSTL, class I, 1.5V                        | DIFF_HSTL_I                      | 50               | 0   | V <sub>REF</sub> | 0.75   |
| DIFF_HSTL, class I, 1.8V                        | DIFF_HSTL_I_18                   | 50               | 0   | V <sub>REF</sub> | 0.9    |
| DIFF_HSUL, 1.2V                                 | DIFF_HSUL_12                     | 50               | 0   | V <sub>REF</sub> | 0.6    |
| DIFF_SSTL12, 1.2V                               | DIFF_SSTL12                      | 50               | 0   | V <sub>REF</sub> | 0.6    |
| DIFF_SSTL135 and DIFF_SSTL135 class II, 1.35V   | DIFF_SSTL135,<br>DIFF_SSTL135_II | 50               | 0   | V <sub>REF</sub> | 0.675  |
| DIFF_SSTL15 and DIFF_SSTL15 class II, 1.5V      | DIFF_SSTL15, DIFF_SSTL15_II      | 50               | 0   | V <sub>REF</sub> | 0.75   |
| DIFF_SSTL18, class I and II, 1.8V               | DIFF_SSTL18_I, DIFF_SSTL18_II    | 50               | 0   | V <sub>REF</sub> | 0.9    |
| DIFF_POD10, 1.0V                                | DIFF_POD10                       | 50               | 0   | V <sub>REF</sub> | 1.0    |
| DIFF_POD12, 1.2V                                | DIFF_POD12                       | 50               | 0   | V <sub>REF</sub> | 1.2    |
| LVDS (low-voltage differential signaling), 1.8V | LVDS                             | 100              | 0   | 02               | 0      |
| SUB_LVDS, 1.8V                                  | SUB_LVDS                         | 100              | 0   | 02               | 0      |
| MIPI D-PHY (high speed) 1.2V                    | MIPI_DPHY_DCI_HS                 | 100              | 0   | 02               | 0      |
| MIPI D-PHY (low power) 1.2V                     | MIPI_DPHY_DCI_LP                 | 1M               | 0   | 0.6              | 0      |
|                                                 |                                  |                  |     |                  |        |

- 1. C<sub>REF</sub> is the capacitance of the probe, nominally 0 pF.
- 2. The value given is the differential output voltage.

# Block RAM and FIFO Switching Characteristics

#### **Table: Block RAM and FIFO Switching Characteristics**

| Symbol | Description | Speed Grad | ta <b>geis</b> s |       |  |
|--------|-------------|------------|------------------|-------|--|
|        |             | 0.85V      |                  | 0.72V |  |
|        |             | -2         | -1               | -1    |  |

| Symbol                       | Description                                                                                          | Speed Grade and V <sub>CCINT</sub> Operating Volt |       |      |            |  |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------|------|------------|--|--|--|
|                              |                                                                                                      | 0.0                                               | 0.85V |      | _          |  |  |  |
|                              |                                                                                                      | -2                                                | -1    | -1   |            |  |  |  |
| Maximum Frequency            |                                                                                                      |                                                   |       |      |            |  |  |  |
| F <sub>MAX_WF_I</sub>        | NBlock RAM (WRITE_FIRST and NO_CHANGE modes)                                                         | 738                                               | 645   | 516  | MHz        |  |  |  |
| F <sub>MAX_RF</sub>          | Block RAM (READ_FIRST mode)                                                                          | 637                                               | 575   | 460  | MHz        |  |  |  |
| F <sub>MAX_FIFO</sub>        | FIFO in all modes without ECC                                                                        | 738                                               | 645   | 516  | MHz        |  |  |  |
| F <sub>MAX_ECC</sub>         | Block RAM and FIFO in ECC configuration without PIPELINE                                             | 637                                               | 575   | 460  | MHz        |  |  |  |
|                              | Block RAM and FIFO in ECC configuration with PIPELINE and Block RAM in WRITE_FIRST or NO_CHANGE mode | 738                                               | 645   | 516  | MHz        |  |  |  |
| T <sub>PW</sub> <sup>1</sup> | Minimum pulse width                                                                                  | 542                                               | 543   | 578  | ps         |  |  |  |
| Block RAM                    | and FIFO Clock-to-Out Delays                                                                         | 1                                                 |       | 1    |            |  |  |  |
| T <sub>RCKO_DO</sub>         | Clock CLK to DOUT output (without output register)                                                   | 1.02                                              | 1.11  | 1.53 | ns,<br>Max |  |  |  |
| T <sub>RCKO_DO</sub>         | ୁନ୍ୟୁବ୍ରck CLK to DOUT output (with<br>output register)                                              | 0.29                                              | 0.30  | 0.44 | ns,<br>Max |  |  |  |

<sup>1.</sup> The MMCM and PLL DUTY\_CYCLE attribute should be set to 50% to meet the pulse-width requirements at the higher frequencies.

# Input/Output Delay Switching Characteristics

### **Table: Input/Output Delay Switching Characteristics**

| 0.85V                                                                         | 0.72V |     |
|-------------------------------------------------------------------------------|-------|-----|
| -2 -1                                                                         | -1    |     |
| F <sub>REFCLK</sub> Reference clock frequency for JDELAYCTRL (component mode) | M     | ИНz |

| Symbol                                               | Description                                                                                               | Speed Grad        | le and V <sub>CCINT</sub> | Operating Vo   | lta <b>geis</b> s |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|---------------------------|----------------|-------------------|
|                                                      |                                                                                                           | 0.85V 0.72V       |                           | 0.72V          |                   |
|                                                      |                                                                                                           | -2                | -1                        | -1             |                   |
|                                                      | Reference clock frequency when using BITSLICE_CONTROL with REFCLK (in native mode (for RX_BITSLICE only)) |                   | 300 to 800                |                | MHz               |
|                                                      | Reference clock frequency for BITSLICE_CONTROL with PLL_CLK (in native mode) <sup>1</sup>                 | 300 to<br>2666.67 | 300 to<br>2400            | 300 to<br>2133 | MHz               |
| T <sub>MINPER_CLK</sub>                              | Minimum period for IODELAY clock                                                                          | 3.195             | 3.195                     | 3.195          | ns                |
| T <sub>MINPER_RST</sub>                              | Minimum reset pulse width                                                                                 |                   | 52.00                     |                | ns                |
| T <sub>IDELAY_RESOLU</sub> T <sub>ODELAY_RESOL</sub> | <sub>TI</sub> ந்ரச்LAY/ODELAY chain<br><sub>UT</sub> resolution                                           |                   | 2.1 to 12                 |                | ps                |

<sup>1.</sup> PLL settings could restrict the minimum allowable data rate. For example, when using a PLL with CLKOUTPHY\_MODE = VCO\_HALF, the minimum frequency is PLL\_F<sub>VCOMIN</sub>/2.

# **DSP48 Slice Switching Characteristics**

#### **Table: DSP48 Slice Switching Characteristics**

| Symbol                     | Description                                                       | Speed Grade and V <sub>CCINT</sub> Operating Volta |     |         |     |  |
|----------------------------|-------------------------------------------------------------------|----------------------------------------------------|-----|---------|-----|--|
|                            |                                                                   | 0.85V                                              |     | 0.72V 1 |     |  |
|                            |                                                                   | -2                                                 | -1  | -1      |     |  |
| Maximum Freque             | ncy                                                               |                                                    |     |         |     |  |
| F <sub>MAX</sub>           | With all registers used                                           | 775                                                | 645 | 600     | MHz |  |
| F <sub>MAX_PATDET</sub>    | With pattern detector                                             | 687                                                | 571 | 524     | MHz |  |
| F <sub>MAX_MULT_NOMF</sub> | REE wo register multiply without MREG                             | 544                                                | 456 | 413     | MHz |  |
| F <sub>MAX_MULT_NOMF</sub> | RE Type (செலுப் ater multiply without<br>MREG with pattern detect | 492                                                | 410 | 371     | MHz |  |

| Symbol Description          |                                                                     | Speed Grade and V <sub>CCINT</sub> Operating Voltages |     |         |     |  |
|-----------------------------|---------------------------------------------------------------------|-------------------------------------------------------|-----|---------|-----|--|
|                             |                                                                     | 0.85V                                                 |     | 0.72V 1 |     |  |
|                             |                                                                     | -2                                                    | -1  | -1      |     |  |
| F <sub>MAX_PREADD_NO</sub>  | DA <b>Witte</b> gut ADREG                                           | 565                                                   | 468 | 423     | MHz |  |
| F <sub>MAX_NOPIPELINE</sub> | RMdthout pipeline registers (MREG, ADREG)                           | 410                                                   | 338 | 304     | MHz |  |
| F <sub>MAX_NOPIPELINE</sub> | RMithouthpipeline registers<br>(MREG, ADREG) with pattern<br>detect | 379                                                   | 314 | 280     | MHz |  |

<sup>1.</sup> For devices operating at the lower power  $V_{CCINT} = 0.72V$  voltages, DSP cascades that cross the clock region center might operate below the specified  $F_{MAX}$ .

### Clock Buffers and Networks

### **Table: Clock Buffers Switching Characteristics**

| Symbol           | Description                                                                          | Speed Grade and V <sub>CCINT</sub> Operati |                  |          | tageis   |
|------------------|--------------------------------------------------------------------------------------|--------------------------------------------|------------------|----------|----------|
|                  |                                                                                      | 0.85V                                      |                  | 0.72V    |          |
|                  |                                                                                      | -2                                         | -1               | -1       |          |
| Global C         | Clock Switching Characteristics (Including Bl                                        | UFGCTRL)                                   |                  |          | ·        |
| F <sub>MAX</sub> | Maximum frequency of a global clock tree (BUFG)                                      | 775                                        | 667              | 667      | MHz      |
| Global C         | Clock Buffer with Input Divide Capability (BU                                        | FGCE_DIV)                                  |                  |          | <u>'</u> |
| F <sub>MAX</sub> | Maximum frequency of a global clock buffer with input divide capability (BUFGCE_DIV) | 775                                        | 667              | 667      | MHz      |
| Global C         | Clock Buffer with Clock Enable (BUFGCE)                                              |                                            |                  |          | <u>'</u> |
| F <sub>MAX</sub> | Maximum frequency of a global clock buffer with clock enable (BUFGCE)                | 775                                        | 667              | 667      | MHz      |
| Leaf Clo         | ock Buffer with Clock Enable (BUFCE_LEAF                                             | · · · · · · · · · · · · · · · · · · ·      |                  |          | <u>'</u> |
| F <sub>MAX</sub> | Maximum frequency of a leaf clock buffer with clock enable (BUFCE_LEAF)              | 775                                        | 667              | 667      | MHz      |
| GTH or           | GTY Clock Buffer with Clock Enable and Cl                                            | ock Input Divid                            | le Capability (E | BUFG_GT) | 1        |

| Symbol           | Description                                                                                                | Speed Grade and V <sub>CCINT</sub> Operating V |     |       | lta <b>lgeis</b> s |
|------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----|-------|--------------------|
|                  |                                                                                                            | 0.85V                                          |     | 0.72V |                    |
|                  |                                                                                                            | -2                                             | -1  | -1    |                    |
| F <sub>MAX</sub> | Maximum frequency of a serial transceiver clock buffer with clock enable and clock input divide capability | 512                                            | 512 | 512   | MHz                |

# **MMCM** Switching Characteristics

### **Table: MMCM Specification**

| Symbol                     | Description                                   | Speed Gra | ade and V <sub>CCINT</sub> | Operating \ | /oltagets |
|----------------------------|-----------------------------------------------|-----------|----------------------------|-------------|-----------|
|                            |                                               | 0         | ).85V                      | 0.72V       |           |
|                            |                                               | -2        | -1                         | -1          |           |
| MMCM_F <sub>INMAX</sub>    | Maximum input clock frequency                 | 933       | 800                        | 800         | MHz       |
| MMCM_F <sub>INMIN</sub>    | Minimum input clock frequency                 | 10        | 10                         | 10          | MHz       |
| MMCM_F <sub>INJITTER</sub> | Maximum input clock period jitter             | < 20% (   | Max                        |             |           |
| MMCM_F <sub>INDUTY</sub>   | Input duty cycle range: 10–<br>49 MHz         | 25–75     |                            |             | %         |
|                            | Input duty cycle range: 50–<br>199 MHz        | 30–70     |                            |             | %         |
|                            | Input duty cycle range: 200–399 MHz           | 35–65     |                            |             | %         |
|                            | Input duty cycle range: 400–499 MHz           | 40–60     |                            |             | %         |
|                            | Input duty cycle range: >500 MHz              | 45–55     |                            |             | %         |
| MMCM_F <sub>MIN_PSCL</sub> | KMinimum dynamic phase shift clock frequency  | 0.01      | 0.01                       | 0.01        | MHz       |
| MMCM_F <sub>MAX_PSC</sub>  | LIMaximum dynamic phase shift clock frequency | 500       | 450                        | 450         | MHz       |
| MMCM_F <sub>VCOMIN</sub>   | Minimum MMCM VCO frequency                    | 800       | 800                        | 800         | MHz       |

| Symbol                     | Description                                                           | Speed Gra                   | ade and V <sub>CCINT</sub> | Operating \     | /oltdgit |
|----------------------------|-----------------------------------------------------------------------|-----------------------------|----------------------------|-----------------|----------|
|                            |                                                                       | 0                           | .85V                       | 0.72V           |          |
|                            |                                                                       | -2                          | -1                         | -1              |          |
| MMCM_F <sub>VCOMAX</sub>   | Maximum MMCM VCO frequency                                            | 1600                        | 1600                       | 1600            | MHz      |
| MMCM_F <sub>BANDWID</sub>  | <sub>Т</sub> µow MMCM bandwidth at<br>typical <sup>1</sup>            | 1.00                        | 1.00                       | 1.00            | MHz      |
|                            | High MMCM bandwidth at typical <sup>1</sup>                           | 4.00                        | 4.00                       | 4.00            | MHz      |
| MMCM_T <sub>STATPHA</sub>  | <del>्रिक्षिंद</del> phase offset of the<br>MMCM outputs <sup>2</sup> | 0.12                        | 0.12                       | 0.12            | ns       |
| MMCM_T <sub>OUTJITTE</sub> | RMMCM output jitter.                                                  |                             | Note 3                     |                 |          |
| MMCM_T <sub>OUTDUTY</sub>  | MMCM output clock duty cycle precision <sup>4</sup>                   | 0.20                        | 0.20                       | 0.20            | ns       |
| MMCM_T <sub>LOCKMAX</sub>  | MMCM maximum lock time for MMCM_F <sub>PFDMIN</sub>                   | 100                         | 100                        | 100             | μs       |
| MMCM_F <sub>OUTMAX</sub>   | MMCM maximum output frequency                                         | 775                         | 667                        | 667             | MHz      |
| MMCM_F <sub>OUTMIN</sub>   | MMCM minimum output frequency <sup>4, 5</sup>                         | 6.25                        | 6.25                       | 6.25            | MHz      |
| MMCM_T <sub>EXTFDVAI</sub> | R External clock feedback variation                                   | < 20% (                     | of clock input pe          | eriod or 1 ns N | /lax     |
| MMCM_RST <sub>MINPU</sub>  | <sub>IL</sub> <u>Mai</u> nimum reset pulse width                      | 5.00                        | 5.00                       | 5.00            | ns       |
| MMCM_F <sub>PFDMAX</sub>   | Maximum frequency at the phase frequency detector                     | 500                         | 450                        | 450             | MHz      |
| MMCM_F <sub>PFDMIN</sub>   | Minimum frequency at the phase frequency detector                     | 10                          | 10                         | 10              | MHz      |
| MMCM_T <sub>FBDELAY</sub>  | Maximum delay in the feedback path                                    | 5 ns Max or one clock cycle |                            |                 |          |
| MMCM_F <sub>DPRCLK</sub> _ | Meximum DRP clock<br>frequency                                        | 250                         | 250                        | 250             | MHz      |

| Symbol | Description | Speed Grade and V <sub>CCINT</sub> Operating Voltage |    |       |  |  |
|--------|-------------|------------------------------------------------------|----|-------|--|--|
|        |             | 0.85V                                                |    | 0.72V |  |  |
|        |             | -2                                                   | -1 | -1    |  |  |

- 1. The MMCM does not filter typical spread-spectrum input clocks because they are usually far below the bandwidth filter frequencies.
- 2. The static offset is measured between any MMCM outputs with identical phase.
- 3. Values for this parameter are available in the Clocking Wizard.
- 4. Includes global clock buffer.
- 5. Calculated as  $F_{VCO}/128$  assuming output duty cycle is 50%.

## **PLL Switching Characteristics**

#### **Table: PLL Specification**

| Symbol                    | Description <sup>1</sup>                                            | Speed Grad | de and V <sub>CCINT</sub> | Operating V | oltageis |
|---------------------------|---------------------------------------------------------------------|------------|---------------------------|-------------|----------|
|                           |                                                                     | 0.         | 85V                       | 0.72V       |          |
|                           |                                                                     | -2         | -1                        | -1          |          |
| PLL_F <sub>INMAX</sub>    | Maximum input clock frequency                                       | 933        | 800                       | 800         | MHz      |
| PLL_F <sub>INMIN</sub>    | Minimum input clock frequency                                       | 70         | 70                        | 70          | MHz      |
| PLL_F <sub>INJITTER</sub> | Maximum input clock period jitter                                   | < 20% o    | 1ax                       |             |          |
| PLL_F <sub>INDUTY</sub>   | Input duty cycle range: 70–399<br>MHz                               |            | %                         |             |          |
|                           | Input duty cycle range: 400–499 MHz                                 |            | %                         |             |          |
|                           | Input duty cycle range: >500 MHz                                    | 45–55      |                           |             | %        |
| PLL_F <sub>VCOMIN</sub>   | Minimum PLL VCO frequency                                           | 750        | 750                       | 750         | MHz      |
| PLL_F <sub>VCOMAX</sub>   | Maximum PLL VCO frequency                                           | 1500       | 1500                      | 1500        | MHz      |
| PLL_T <sub>STATPHAC</sub> | <del>ு Static</del> phase offset of the PLL<br>outputs <sup>2</sup> | 0.12       | 0.12                      | 0.12        | ns       |
| PLL_T <sub>OUTJITTE</sub> | RPLL output jitter.                                                 |            | Note 3                    |             |          |

| Symbol                   | Description 1                                                                           | Speed Grade and V <sub>CCINT</sub> Operating Vo |                     |       |     |  |
|--------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------|---------------------|-------|-----|--|
|                          |                                                                                         | 0.8                                             | 85V                 | 0.72V |     |  |
|                          |                                                                                         | -2                                              | -1                  | -1    |     |  |
| PLL_T <sub>OUTDUTY</sub> | PLL CLKOUT0, CLKOUT0B,<br>CLKOUT1, CLKOUT1B duty-<br>cycle precision <sup>4</sup>       | 0.20                                            | 0.20                | 0.20  | ns  |  |
| PLL_T <sub>LOCKMAX</sub> | PLL maximum lock time                                                                   |                                                 |                     | μs    |     |  |
| PLL_F <sub>OUTMAX</sub>  | PLL maximum output frequency<br>at CLKOUT0, CLKOUT0B,<br>CLKOUT1, CLKOUT1B              | 775                                             | 667                 | 667   | MHz |  |
|                          | PLL maximum output frequency at CLKOUTPHY                                               | 2667                                            | 2400                | 2133  | MHz |  |
| PLL_F <sub>OUTMIN</sub>  | PLL minimum output frequency<br>at CLKOUT0, CLKOUT0B,<br>CLKOUT1, CLKOUT1B <sup>5</sup> | 5.86                                            | 5.86                | 5.86  | MHz |  |
|                          | PLL minimum output frequency at CLKOUTPHY                                               | 2 x VCO mo                                      | VCO mode:<br>e: 375 | MHz   |     |  |
| PLL_RST <sub>MINPU</sub> | L <b>ુ</b> tinimum reset pulse width                                                    | 5.00                                            | 5.00                | 5.00  | ns  |  |
| PLL_F <sub>PFDMAX</sub>  | Maximum frequency at the phase frequency detector                                       | 667.5                                           | 667.5               | 667.5 | MHz |  |
| PLL_F <sub>PFDMIN</sub>  | Minimum frequency at the phase frequency detector                                       | 70                                              | 70                  | 70    | MHz |  |
| PLL_F <sub>BANDWID</sub> | THPLL bandwidth at typical                                                              | 14                                              | 14                  | 14    | MHz |  |
| PLL_F <sub>DPRCLK_</sub> | MMaximum DRP clock frequency                                                            | 250                                             | 250                 | 250   | MHz |  |

- 1. The PLL does not filter typical spread-spectrum input clocks because they are usually far below the loop filter frequencies.
- 2. The static offset is measured between any PLL outputs with identical phase.
- 3. Values for this parameter are available in the Clocking Wizard.
- 4. Includes global clock buffer.
- 5. Calculated as F<sub>VCO</sub>/128 assuming output duty cycle is 50%.

### Device Pin-to-Pin Output Parameter Guidelines

The pin-to-pin numbers in the following tables are based on the clock root placement in the center of the device. The actual pin-to-pin values will vary if the root placement selected is different. Consult the

Vivado Design Suite timing report for the actual pin-to-pin values.

#### Table: Global Clock Input to Output Delay Without MMCM (Near Clock Region)

| Symbol             | Description <sup>1</sup>                   | Device        | Speed G     | CCINT Oper  | at <b>Un</b> git    |      |
|--------------------|--------------------------------------------|---------------|-------------|-------------|---------------------|------|
|                    |                                            |               | 0.8         | 85V         | 0.72V               |      |
|                    |                                            |               | -2          | -1          | -1                  |      |
| SSTL15 G           | lobal Clock Input to Output Delay us       | ing Output Fl | ip-Flop, Fa | st Slew Rat | e, <i>without</i> M | 1MCM |
| T <sub>ICKOF</sub> | Global clock input and output              | XCAU10P       | 4.92        | 5.31        | 6.61                | ns   |
| ' '                | flip-flop without MMCM (near clock region) | XCAU15P       | 4.92        | 5.31        | 6.61                | ns   |
|                    |                                            | XCAU20P       | 5.09        | 5.48        | 6.84                | ns   |
|                    |                                            | XCAU25P       | 5.09        | 5.48        | 6.84                |      |

1. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.

#### Table: Global Clock Input to Output Delay Without MMCM (Far Clock Region)

| Symbol Description 1   |                                                                         | Description <sup>1</sup> Device Speed Grade and |              |              |                     | V <sub>CCINT</sub> Operation |  |  |
|------------------------|-------------------------------------------------------------------------|-------------------------------------------------|--------------|--------------|---------------------|------------------------------|--|--|
|                        |                                                                         |                                                 | 0.8          | 85V          | 0.72V               |                              |  |  |
|                        |                                                                         |                                                 | -2           | -1           | -1                  |                              |  |  |
| SSTL15 Glo             | bal Clock Input to Output Delay usir                                    | g Output Fli                                    | ip-Flop, Fas | st Slew Rate | e, <i>without</i> N | MCM                          |  |  |
| T <sub>ICKOF_FAR</sub> | Global clock input and output flip-flop without MMCM (far clock region) | XCAU10P                                         | 5.13         | 5.53         | 6.91                | ns                           |  |  |
|                        |                                                                         | XCAU15P                                         | 5.13         | 5.53         | 6.91                | ns                           |  |  |
|                        |                                                                         | XCAU20P                                         | 5.30         | 5.70         | 7.14                | ns                           |  |  |
|                        |                                                                         | XCAU25P                                         | 5.30         | 5.70         | 7.14                | ns                           |  |  |

1. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.

#### **Table: Global Clock Input to Output Delay With MMCM**

| Symbol | Description <sup>1, 2</sup> | Device | Speed Grade and Vo | CCINT Opera | at <b>iJng</b> it <b>s</b> o | ltages |
|--------|-----------------------------|--------|--------------------|-------------|------------------------------|--------|
|        |                             |        | 0.85V              | 0.72V       |                              |        |

| Symbol                | Description 1, 2                    | Device         | Speed G     | rade and V  | CCINT Oper         | at <b>Ungit%</b> o |
|-----------------------|-------------------------------------|----------------|-------------|-------------|--------------------|--------------------|
|                       |                                     |                | 0.85V       |             | 0.72V              |                    |
|                       |                                     |                | -2          | -1          | -1                 |                    |
| SSTL15 Glo            | obal Clock Input to Output Delay us | sing Output Fl | ip-Flop, Fa | st Slew Rat | e, <i>with</i> MM0 | СМ                 |
| T <sub>ICKOFMMC</sub> | MGlobal clock input and output      | XCAU10P        | 2.09        | 2.30        | 2.88               | ns                 |
| flip-flop with MMCM   | XCAU15P                             | 2.09           | 2.30        | 2.88        | ns                 |                    |
|                       |                                     | XCAU20P        | 1.98        | 2.17        | 2.74               | ns                 |
|                       |                                     | XCAU25P        | 1.98        | 2.17        | 2.74               | ns                 |

- 1. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
- 2. MMCM output jitter is already included in the timing calculation.

#### **Table: Source Synchronous Output Characteristics (Component Mode)**

| Description                                 | Speed Gr | at <b>iJng</b> it <b>s</b> o | ltages |    |  |
|---------------------------------------------|----------|------------------------------|--------|----|--|
|                                             | 0.85V    |                              | 0.72V  |    |  |
|                                             | -2       | -1                           | -1     |    |  |
| T <sub>OUTPUT_LOGIC_DELAY_VARIATION</sub> 1 |          | 80                           |        | ps |  |

1. Delay mismatch across a transmit bus when using component mode output logic (ODDRE1, OSERDESE3) within a bank.

# Device Pin-to-Pin Input Parameter Guidelines

The pin-to-pin numbers in the following tables are based on the clock root placement in the center of the device. The actual pin-to-pin values will vary if the root placement selected is different. Consult the Vivado Design Suite timing report for the actual pin-to-pin values.

#### Table: Global Clock Input Setup and Hold With 3.3V HD I/O Without MMCM

| Symbol | Description | Device | Speed Grade and V <sub>CCINT</sub> Oper |    |       | at <b>iJngits</b> olta | ages |
|--------|-------------|--------|-----------------------------------------|----|-------|------------------------|------|
|        |             |        | 0.85V                                   |    | 0.72V |                        |      |
|        |             |        | -2                                      | -1 | -1    |                        |      |

| Symbol                                                                                         | Description                                       |       | Device  | Speed Gi | at <b>iJngit%</b> olta |       |    |  |  |
|------------------------------------------------------------------------------------------------|---------------------------------------------------|-------|---------|----------|------------------------|-------|----|--|--|
|                                                                                                |                                                   |       | 0.0     | 35V      | 0.72V                  |       |    |  |  |
|                                                                                                |                                                   |       |         | -2       | -1                     | -1    |    |  |  |
| Input Setup and Hold Time Relative to Global Clock Input Signal using SSTL15 Standard. 1, 2, 3 |                                                   |       |         |          |                        |       |    |  |  |
| T <sub>PSFD_AU10P</sub>                                                                        | Global clock input                                | Setup | XCAU10F | 2.07     | 2.14                   | 3.50  | ns |  |  |
| T <sub>PHFD_AU10P</sub>                                                                        | and input flip-flop<br>(or latch) without<br>MMCM | Hold  |         | -0.23    | -0.23                  | -0.87 | ns |  |  |
| T <sub>PSFD_AU15P</sub>                                                                        |                                                   | Setup | XCAU15P | 2.07     | 2.14                   | 3.50  | ns |  |  |
| T <sub>PHFD_AU15P</sub>                                                                        |                                                   | Hold  |         | -0.23    | -0.23                  | -0.87 | ns |  |  |
| T <sub>PSFD_AU20P</sub>                                                                        |                                                   | Setup | XCAU20F | 2.28     | 2.38                   | 3.83  | ns |  |  |
| T <sub>PHFD_AU20P</sub>                                                                        | -                                                 | Hold  |         | -0.36    | -0.36                  | -1.04 | ns |  |  |
| T <sub>PSFD_AU25P</sub>                                                                        |                                                   | Setup | XCAU25F | 2.28     | 2.38                   | 3.83  | ns |  |  |
| T <sub>PHFD_AU25P</sub>                                                                        |                                                   | Hold  |         | -0.36    | -0.36                  | -1.04 | ns |  |  |

- 1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, slowest temperature, and slowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, fastest temperature, and fastest voltage.
- 2. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
- 3. Use IBIS to determine any duty-cycle distortion incurred using various standards.

#### Table: Global Clock Input Setup and Hold With MMCM

| Symbol Description                          |               | Device       |              | Speed Grade and V <sub>CCINT</sub> Operation |            |                          |    |
|---------------------------------------------|---------------|--------------|--------------|----------------------------------------------|------------|--------------------------|----|
|                                             |               |              |              | 0.0                                          | 35V        | 0.72V                    | -  |
|                                             |               |              |              | -2                                           | -1         | -1                       |    |
| Input Setup and Hold                        | Time Relative | to Global Cl | ock Input Si | gnal using                                   | SSTL15 Sta | andard. <sup>1, 2,</sup> | 3  |
| T <sub>PSMMCMCC_</sub> AGlobal              |               | Setup        | XCAU10P      | 1.82                                         | 1.95       | 1.95                     | ns |
| and inp<br>T <sub>PHMMCMCC_</sub> A(பிசிatc | MMCM          | Hold         |              | -0.21                                        | -0.21      | -0.26                    | ns |
| T <sub>PSMMCMCC_</sub> AU15P                |               | Setup        | XCAU15P      | 1.82                                         | 1.95       | 1.95                     | ns |
| T <sub>PHMMCMCC_AU15P</sub>                 |               | Hold         |              | -0.21                                        | -0.21      | -0.26                    | ns |
|                                             |               |              |              |                                              | 1          | 1                        |    |

| Symbol               | Symbol Description |       | Device  | Speed Grade and V <sub>CCINT</sub> Operatungited |       |       |    |  |
|----------------------|--------------------|-------|---------|--------------------------------------------------|-------|-------|----|--|
|                      |                    |       |         | 0.85V                                            |       | 0.72V |    |  |
|                      |                    |       |         | -2                                               | -1    | -1    | -  |  |
| T <sub>PSMMCMC</sub> | C_AU20P            | Setup | XCAU20P | 2.04                                             | 2.16  | 2.16  | ns |  |
| ТРНММСМС             | C_AU20P            | Hold  |         | -0.17                                            | -0.17 | -0.23 | ns |  |
| T <sub>PSMMCMC</sub> | C_AU25P            | Setup | XCAU25P | 2.04                                             | 2.16  | 2.16  | ns |  |
| T <sub>PHMMCMC</sub> | C_AU25P            | Hold  |         | -0.17                                            | -0.17 | -0.23 | ns |  |

- 1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, slowest temperature, and slowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, fastest temperature, and fastest voltage.
- 2. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
- 3. Use IBIS to determine any duty-cycle distortion incurred using various standards.

#### **Table: Sampling Window**

| Description                                | Speed Grade | perating Volta | g <b>es</b> nits |    |
|--------------------------------------------|-------------|----------------|------------------|----|
|                                            | 0.8         | 5V             | 0.72V            |    |
|                                            | -2          | -1             | -1               |    |
| T <sub>SAMP_BUFG</sub> <sup>1</sup>        | 610         | 610            | 610              | ps |
| T <sub>SAMP_NATIVE_DPA</sub> <sup>2</sup>  | 100         | 125            | 150              | ps |
| T <sub>SAMP_NATIVE_BISC</sub> <sup>3</sup> | 60          | 85             | 110              | ps |

- 1. This parameter indicates the total sampling error of the Artix UltraScale+ FPGA DDR input registers, measured across voltage, temperature, and process. The characterization methodology uses the MMCM to capture the DDR input registers' edges of operation. These measurements include: CLK0 MMCM jitter, MMCM accuracy (phase offset), and MMCM phase shift resolution. These measurements do not include package or clock tree skew.
- 2. This parameter is the receive sampling error for RX\_BITSLICE when using dynamic phase alignment.
- 3. This parameter is the receive sampling error for RX\_BITSLICE when using built-in self-calibration (BISC).

ages

#### Table: Input Logic Characteristics for Dynamic Phase Aligned Applications (Component Mode)

| Description                            | Speed G | Speed Grade and V <sub>CCINT</sub> Operating Vo |       |   |  |  |
|----------------------------------------|---------|-------------------------------------------------|-------|---|--|--|
|                                        |         | 0.85V                                           | 0.72V | - |  |  |
|                                        | -2      | -1                                              | -1    |   |  |  |
| T <sub>INPUT_LOGIC_UNCERTAINTY</sub> 1 |         | 40                                              |       |   |  |  |
| T <sub>CAL_ERROR</sub> <sup>2</sup>    |         | 24                                              |       |   |  |  |

- 1. Input\_logic\_uncertainty accounts for the setup/hold and any pattern dependent jitter for the input logic (input register, IDDRE1, or ISERDESE3).
- 2. Calibration error associated with quantization effects based on the IDELAY resolution. Calibration must be performed for each input pin to ensure optimal performance.

### Package Parameter Guidelines

The parameters in this section provide the necessary values for calculating timing budgets for clock transmitter and receiver data-valid windows.

**Table: Package Skew** 

| Symbol  | Description                  | Device  | Package | Value | Units |
|---------|------------------------------|---------|---------|-------|-------|
| PKGSKEW | Package Skew <sup>1, 2</sup> | XCAU10P | UBVA368 | 59    | ps    |
|         |                              |         | SBVB484 | 87    | ps    |
|         |                              |         | FFVB676 | 81    | ps    |
|         |                              | XCAU15P | UBVA368 | 59    | ps    |
|         |                              |         | SBVB484 | 87    | ps    |
|         |                              |         | FFVB676 | 81    | ps    |
|         |                              | XCAU20P | FFVB676 | 69    | ps    |
|         |                              |         | SFVB784 | 75    | ps    |
|         |                              | XCAU25P | FFVB676 | 69    | ps    |
|         |                              |         | SFVB784 | 75    | ps    |

- 1. These values represent the worst-case skew between any two SelectIO resources in the package: shortest delay to longest delay from die pad to ball.
- 2. Package delay information is available for these device/package combinations. This information can be used to deskew the package.

## **GTH Transceiver Specifications**

The *UltraScale Architecture and Product Data Sheet: Overview* (DS890) lists the Artix UltraScale+FPGAs that include the GTH transceivers.

## GTH Transceiver DC Input and Output Levels

The following table summarizes the DC specifications of the GTH transceivers in Artix UltraScale+ FPGAs. Consult the *UltraScale Architecture GTH Transceivers User Guide* (UG576) for further details.

#### **Table: GTH Transceiver DC Specifications**

| Symbol             | DC Parameter                                                                       | Conditions                                                        | Min                                              | Тур                                           | Max               | Unit               |  |
|--------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------|-------------------|--------------------|--|
| DV <sub>PPIN</sub> |                                                                                    | >10.3125 Gb/s                                                     | 150                                              | _                                             | 1250              | mV                 |  |
|                    | input voltage (external AC coupled)                                                | 6.6 Gb/s to<br>10.3125 Gb/s                                       | 150                                              | _                                             | 1250              | mV                 |  |
|                    |                                                                                    | ≤ 6.6 Gb/s                                                        | 150                                              | _                                             | 2000              | mV                 |  |
| V <sub>IN</sub>    | Single-ended input<br>voltage. Voltage<br>measured at the pin<br>referenced to GND | DC coupled V <sub>MGTAVTT</sub> = 1.2V                            | -400                                             | _                                             | V <sub>MGTA</sub> | <sub>VT</sub> ηπ V |  |
| V <sub>CMIN</sub>  | Common mode input voltage                                                          | DC coupled V <sub>MGTAVTT</sub> = 1.2V                            | _                                                | 2/3 V <sub>MGTA</sub>                         | VTT -             | mV                 |  |
| D <sub>VPPOL</sub> | <sub>T</sub> Differential peak-to-peak<br>output voltage <sup>1</sup>              | Transmitter output swing is set to 11111                          | 800                                              | _                                             | _                 | mV                 |  |
| V <sub>CMOUT</sub> | rp@ommon mode output<br>voltage: DC coupled                                        | When remote RX is terminated to GND                               | V <sub>MGTAVTT</sub> /2 – D <sub>VPPOUT</sub> /4 |                                               |                   | mV                 |  |
|                    | (equation based)                                                                   | When remote RX termination is floating                            | V <sub>MGTA</sub>                                | V <sub>MGTAVTT</sub> – D <sub>VPPOUT</sub> /2 |                   |                    |  |
|                    |                                                                                    | When remote RX is terminated to V <sub>RX_TERM</sub> <sup>2</sup> |                                                  |                                               | mV                |                    |  |
| V <sub>CMOUT</sub> | rA6ommon mode output volta<br>(equation based)                                     | ge: AC coupled                                                    | V <sub>MGTA</sub>                                | <sub>VTT</sub> – D <sub>VPP</sub>             | <sub>OUT</sub> /2 | mV                 |  |
| R <sub>IN</sub>    | Differential input resistance                                                      |                                                                   | _                                                | 100                                           | _                 | Ω                  |  |
| R <sub>OUT</sub>   | Differential output resistance                                                     | e                                                                 | _                                                | 100                                           | _                 | Ω                  |  |

| Symbol             | DC Parameter                                     | Conditions                      | Min | Тур | Max | Units |
|--------------------|--------------------------------------------------|---------------------------------|-----|-----|-----|-------|
| T <sub>OSKEW</sub> | Transmitter output pair (TXF skew (all packages) | and TXN) intra-pair             | _   | _   | 10  | ps    |
| C <sub>EXT</sub>   | Recommended external AC                          | coupling capacitor <sup>3</sup> | _   | 100 | _   | nF    |

- 1. The output swing and pre-emphasis levels are programmable using the attributes discussed in the *UltraScale Architecture GTH Transceivers User Guide* (UG576), and can result in values lower than reported in this table.
- 2. V<sub>RX TERM</sub> is the remote RX termination voltage.
- 3. Other values can be used as appropriate to conform to specific protocols and standards.

#### Figure: Single-Ended Peak-to-Peak Voltage



Figure: Differential Peak-to-Peak Voltage



Table 2 and Table 3 summarize the DC specifications of the GTH transceivers input and output clocks in Artix UltraScale+ FPGAs. Consult the *UltraScale Architecture GTH Transceivers User Guide* (UG576) for further details.

#### **Table: GTH Transceiver Clock Input Level Specification**

| Symbol             | DC Parameter                            | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------|-----|-----|------|-------|
| V <sub>IDIFF</sub> | Differential peak-to-peak input voltage | 250 | _   | 2000 | mV    |
| R <sub>IN</sub>    | Differential input resistance           | _   | 100 | _    | Ω     |
| C <sub>EXT</sub>   | Required external AC coupling capacitor | _   | 10  | _    | nF    |

#### **Table: GTH Transceiver Clock Output Level Specification**

| Symbol | Description | Conditions | Min | Тур | Max | Units |
|--------|-------------|------------|-----|-----|-----|-------|
|--------|-------------|------------|-----|-----|-----|-------|

| Symbol             | Description                                                    | Conditions                               | Min | Тур | Max | Units |
|--------------------|----------------------------------------------------------------|------------------------------------------|-----|-----|-----|-------|
| V <sub>OL</sub>    | Output Low voltage for P and N                                 | $R_T = 100\Omega$ across P and N signals | 100 | -   | 330 | mV    |
| V <sub>OH</sub>    | Output High voltage for P and N                                | $R_T = 100\Omega$ across P and N signals | 500 | _   | 700 | mV    |
| V <sub>DDOUT</sub> | Differential output voltage (P-N),<br>P = High (N-P), N = High | $R_T = 100\Omega$ across P and N signals | 300 | -   | 430 | mV    |
| V <sub>CMOUT</sub> | Common mode voltage                                            | $R_T = 100\Omega$ across P and N signals | 300 | _   | 500 | mV    |

# **GTH Transceiver Switching Characteristics**

Consult the *UltraScale Architecture GTH Transceivers User Guide* (UG576) for further information.

**Table: GTH Transceiver Performance** 

| Symbol                                                 | Description         | Output Divide | rSpeed | d Grade         | and V <sub>0</sub> | CCINT O | perating | g Volta | g <b>es</b> nits |
|--------------------------------------------------------|---------------------|---------------|--------|-----------------|--------------------|---------|----------|---------|------------------|
|                                                        |                     |               | 0.85V  |                 | 5V                 | ōV      |          | 0.72V   |                  |
|                                                        |                     |               | -4     | 2               | -                  | 1       | -1       | 1       |                  |
| F <sub>GTHMAX</sub>                                    | GTH maximum line r  | ate           | 16.3   | 75 <sup>1</sup> | 12                 | 2.5     | 10.3     | 125     | Gb/s             |
| F <sub>GTHMIN</sub>                                    | GTH minimum line ra | ate           | 0.     | .5              | 0.                 | .5      | 0.       | 5       | Gb/s             |
|                                                        |                     |               | Min    | Max             | Min                | Max     | Min      | Max     |                  |
| F <sub>GTHCRANG</sub> PLL line rate range <sup>2</sup> |                     | 1             | 4      | 12.5            | 4                  | 8.5     | 4        | 8.5     | Gb/s             |
|                                                        | range <sup>2</sup>  | 2             | 2      | 6.25            | 2                  | 4.25    | 2        | 4.25    | Gb/s             |
|                                                        |                     | 4             | 1      | 3.125           | 1                  | 2.125   | 1        | 2.125   | Gb/s             |
|                                                        |                     | 8             | 0.5    | 1.5625          | 5 0.5              | 1.0625  | 5 0.5    | 1.062   | 5 Gb/s           |
|                                                        |                     | 16            | N/A    |                 |                    |         |          |         | Gb/s             |
|                                                        |                     |               | Min    | Max             | Min                | Max     | Min      | Max     |                  |
| F <sub>GTHQRAI</sub>                                   | NGPLL0 line rate    | 1             | 9.8    | 16.375          | 9.8                | 12.5    | 9.8      | 10.312  | 25Gb/s           |
|                                                        | range <sup>3</sup>  | 2             | 4.9    | 8.1875          | 5 4.9              | 8.15    | 4.9      | 8.15    | Gb/s             |
|                                                        |                     | 4             | 2.45   | 4.0938          | 3 2.45             | 4.075   | 2.45     | 4.075   | Gb/s             |
|                                                        |                     | 8             | 1.225  | 2.0469          | 1.225              | 2.0375  | 5 1.225  | 2.037   | 5 Gb/s           |

| Symbol               | Description                            | Output Divide | erSpeed | l Grade | and V <sub>0</sub> | CCINT O | peratin | g Volta  | g <b>es</b> nits |
|----------------------|----------------------------------------|---------------|---------|---------|--------------------|---------|---------|----------|------------------|
|                      |                                        |               |         | 0.8     | 5V                 |         | 0.7     | 2V       |                  |
|                      |                                        |               | -4      | 2       | -                  | 1       | -       | 1        |                  |
|                      |                                        | 16            | 0.6125  | 5 1.023 | 4 0.612            | 5 1.018 | 3 0.612 | 5 1.0188 | B Gb/s           |
|                      |                                        |               | Min     | Max     | Min                | Max     | Min     | Max      |                  |
|                      | n@PLL1 line rate<br>range <sup>4</sup> | 1             | 8.0     | 13.0    | 8.0                | 12.5    | 8.0     | 10.312   | 2 <b>5</b> Gb/s  |
|                      |                                        | 2             | 4.0     | 6.5     | 4.0                | 6.5     | 4.0     | 6.5      | Gb/s             |
|                      |                                        | 4             | 2.0     | 3.25    | 2.0                | 3.25    | 2.0     | 3.25     | Gb/s             |
|                      |                                        | 8             | 1.0     | 1.625   | 1.0                | 1.625   | 1.0     | 1.625    | Gb/s             |
|                      |                                        | 16            | 0.5     | 0.812   | 5 0.5              | 0.812   | 5 0.5   | 0.812    | 5 Gb/s           |
|                      |                                        |               | Min     | Max     | Min                | Max     | Min     | Max      |                  |
| F <sub>CPLLRAN</sub> | G€PLL frequency range                  | Э             | 2       | 6.25    | 2                  | 4.25    | 2       | 4.25     | GHz              |
| F <sub>QPLL0RA</sub> | N@PLL0 frequency ran                   | ge            | 9.8     | 16.37   | 5 9.8              | 16.37   | 5 9.8   | 16.37    | 5 GHz            |
| F <sub>QPLL1RA</sub> | N@PLL1 frequency ran                   | ge            | 8       | 13      | 8                  | 13      | 8       | 13       | GHz              |

- 1. GTH transceiver line rates in the SFVB784, SBVB484, and UBVA368 packages support data rates up to 12.5 Gb/s. 12.5 Gb/s operation in the UBVA368 package is pending characterization.
- 2. The values listed are the rounded results of the calculated equation (2 × CPLL\_Frequency)/Output\_Divider.
- 3. The values listed are the rounded results of the calculated equation (QPLL0\_Frequency)/Output\_Divider.
- 4. The values listed are the rounded results of the calculated equation (QPLL1\_Frequency)/Output\_Divider.

#### Table: GTH Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol                | Description                  | All Speed Grades | Units |
|-----------------------|------------------------------|------------------|-------|
| F <sub>GTHDRPCL</sub> | KGTHDRPCLK maximum frequency | 250              | MHz   |

#### **Table: GTH Transceiver Reference Clock Switching Characteristics**

| Symbol            | Description                  | Conditions | All | Speed Gra | des | Units |
|-------------------|------------------------------|------------|-----|-----------|-----|-------|
|                   |                              |            | Min | Тур       | Max |       |
| F <sub>GCLK</sub> | Reference clock frequency ra | nge        | 60  | _         | 820 | MHz   |

| Symbol             | Description                | Conditions           | All Speed Grades |     |     | Units |
|--------------------|----------------------------|----------------------|------------------|-----|-----|-------|
|                    |                            |                      | Min              | Тур | Max |       |
| T <sub>RCLK</sub>  | Reference clock rise time  | 20% – 80%            | _                | 200 | _   | ps    |
| T <sub>FCLK</sub>  | Reference clock fall time  | 80% – 20%            | _                | 200 | _   | ps    |
| T <sub>DCREF</sub> | Reference clock duty cycle | Transceiver PLL only | 40               | 50  | 60  | %     |

#### Table: GTH Transceiver Reference Clock Oscillator Selection Phase Noise Mask

| Symbol | Description                                                                                           | Offset Fre | qu <b>ldin</b> cy | Тур | Max  | Units  |
|--------|-------------------------------------------------------------------------------------------------------|------------|-------------------|-----|------|--------|
|        | LREFCLKMASK QPLL0/QPLL1 reference clock<br>select phase noise mask at<br>REFCLK frequency = 312.5 MHz | 10 kHz     | _                 | _   | -105 | dBc/Hz |
| 1, 2   |                                                                                                       | 100 kHz    | _                 | _   | -124 |        |
|        |                                                                                                       | 1 MHz      | _                 | _   | -130 |        |
|        | CPLL reference clock select                                                                           | 10 kHz     | _                 | _   | -105 | dBc/Hz |
| 1, 2   | phase noise mask at REFCLK frequency = 312.5 MHz                                                      | 100 kHz    | _                 | _   | -124 |        |
|        |                                                                                                       | 1 MHz      | _                 | _   | -130 |        |
|        |                                                                                                       | 50 MHz     | _                 | _   | -140 |        |

- 1. For reference clock frequencies other than 312.5 MHz, adjust the phase-noise mask values by  $20 \times \text{Log}(\text{N}/312.5)$  where N is the new reference clock frequency in MHz.
- 2. This reference clock phase-noise mask is superseded by any reference clock phase-noise mask that is specified in a supported protocol, e.g., PCIe.

#### Table: GTH Transceiver PLL/Lock Time Adaptation

| Symbol             | Description Conditions                                                                              |                                                                                                                                                   | AII S | ades   | Units                |      |
|--------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|----------------------|------|
|                    |                                                                                                     |                                                                                                                                                   | Min   | Тур    | Max                  |      |
| T <sub>LOCK</sub>  | Initial PLL lock                                                                                    |                                                                                                                                                   | _     | _      | 1                    | ms   |
| T <sub>DLOCK</sub> | Clock recovery phase<br>acquisition and adaptation<br>time for decision feedback<br>equalizer (DFE) | After the PLL is locked to the reference clock, this is the time it takes to lock the clock data recovery (CDR) to the data present at the input. | _     | 50,000 | 37 x 10 <sup>6</sup> | S UI |

| Symbol | Description                                                                                            | Conditions | All Speed Grades |        | ades     | Units |
|--------|--------------------------------------------------------------------------------------------------------|------------|------------------|--------|----------|-------|
|        |                                                                                                        |            | Min              | Тур    | Max      |       |
|        | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled |            | _                | 50,000 | 2.3 x 10 | 6 UI  |

### **Table: GTH Transceiver User Clock Switching Characteristics**

| Symbol                 | Description <sup>1</sup>                | Data Wi    | dth Condition | sS(1993;t)d     | 1T <b>LO</b> Vi    |           |      |
|------------------------|-----------------------------------------|------------|---------------|-----------------|--------------------|-----------|------|
|                        |                                         |            |               | 0.8             | 5V                 | 0.72V     |      |
|                        |                                         | Internal   | Limgerconnec  | t <b>Log</b> ic | <sub>-1</sub> 3, 4 | -1 4      |      |
| F <sub>ТХОИТРМА</sub>  | TXOUTCLK maximum frequen                | cy source  | d from        | 511.719         | 9 390.62           | 5 322.260 | 6 MH |
| F <sub>RXOUTPMA</sub>  | RXOUTCLK maximum frequer OUTCLKPMA      | 511.719    | 9 390.62      | 5 322.260       | 6 MH               |           |      |
| F <sub>TXOUTPROG</sub> | GDTXOUTCLK maximum frequen              | cy source  | d from        | 511.719         | 9 511.719          | 9 511.719 | 9 МН |
| F <sub>RXOUTPROC</sub> | RXPROGDIVCLK                            | ncy source | d from        | 511.719         | 9 511.719          | 9 511.719 | 9 МН |
| F <sub>TXIN</sub>      | TXUSRCLK <sup>5</sup> maximum frequency | 16         | 16, 32        | 511.719         | 9 390.62           | 5 322.26  | 6 MH |
|                        |                                         | 32         | 32, 64        | 511.719         | 9 390.62           | 5 322.26  | 6 MH |
|                        |                                         | 20         | 20, 40        | 409.37          | 5 312.500          | 257.81    | з МН |
|                        |                                         | 40         | 40, 80        | 409.37          | 5 312.500          | 257.81    | з МН |
| F <sub>RXIN</sub>      | RXUSRCLK <sup>5</sup> maximum           | 16         | 16, 32        | 511.719         | 9 390.62           | 5 322.26  | 6 MH |
|                        | frequency                               | 32         | 32, 64        | 511.719         | 9 390.62           | 5 322.26  | 6 MH |
|                        |                                         | 20         | 20, 40        | 409.37          | 5 312.500          | 257.81    | 3 МН |
|                        |                                         | 40         | 40, 80        | 409.37          | 5 312.500          | 257.81    | 3 MH |
| F <sub>TXIN2</sub>     | TXUSRCLK2 <sup>5</sup> maximum          | 16         | 16            | 511.719         | 9 390.62           | 5 322.26  | 6 MH |
|                        | frequency                               | 16         | 32            | 255.859         | 9 195.313          | 3 161.13  | з МН |
|                        |                                         | 32         | 32            | 511.719         | 9 390.62           | 5 322.26  | 6 MH |
|                        |                                         |            |               |                 |                    |           |      |

| Symbol             | Description <sup>1</sup> | Data Wi  | dth Condition | n sS((Mait)d    | Grade a            | nd V <sub>CCII</sub> | <sub>IT</sub> L <b>O</b> yöt: |
|--------------------|--------------------------|----------|---------------|-----------------|--------------------|----------------------|-------------------------------|
|                    |                          |          |               | 0.0             | 35V                | 0.72V                |                               |
|                    |                          | Internal | Lingerconnec  | t <b>Log</b> ic | <sub>-1</sub> 3, 4 | <sub>-1</sub> 4      |                               |
|                    |                          | 20       | 20            | 409.37          | 5 312.50           | 0 257.81             | 3 MHz                         |
|                    |                          | 20       | 40            | 204.68          | 8 156.25           | 0 128.90             | 6 MHz                         |
|                    |                          | 40       | 40            | 409.37          | 5 312.50           | 0 257.81             | 3 MHz                         |
|                    |                          | 40       | 80            | 204.68          | 8 156.25           | 0 128.90             | 6 MHz                         |
| F <sub>RXIN2</sub> | RXUSRCLK2 5 maximum      | 16       | 16            | 511.71          | 9 390.62           | 5 322.26             | 6 MHz                         |
|                    | frequency                | 16       | 32            | 255.85          | 9 195.31           | 3 161.13             | 3 MHz                         |
|                    |                          | 32       | 32            | 511.71          | 9 390.62           | 5 322.26             | 6 MHz                         |
|                    |                          | 32       | 64            | 255.85          | 9 195.31           | 3 161.13             | 3 MHz                         |
|                    |                          | 20       | 20            | 409.37          | 5 312.50           | 0 257.81             | 3 MHz                         |
|                    |                          | 20       | 40            | 204.68          | 8 156.25           | 0 128.90             | 6 MHz                         |
|                    |                          | 40       | 40            | 409.37          | 5 312.50           | 0 257.81             | 3 MHz                         |
|                    |                          | 40       | 80            | 204.68          | 8 156.25           | 0 128.90             | 6 MHz                         |

- 1. Clocking must be implemented as described in *UltraScale Architecture GTH Transceivers User Guide* (UG576).
- 2. For speed grades -2E and -2I, a 16-bit and 20-bit internal data path can only be used for line rates less than 8.1875 Gb/s.
- 3. For speed grades -1E, -1I, a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s.
- 4. For speed grade -1LI, a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s when  $V_{\rm CCINT} = 0.85 \text{V}$  or 5.15625 Gb/s when  $V_{\rm CCINT} = 0.72 \text{V}$ .
- 5. When the gearbox is used, these maximums refer to the XCLK. For more information, see the *UltraScale Architecture GTH Transceivers User Guide* (UG576).

#### **Table: GTH Transceiver Transmitter Switching Characteristics**

| Symbol             | Description            | Condition   | Min   | Тур | Max                 | Units             |
|--------------------|------------------------|-------------|-------|-----|---------------------|-------------------|
| F <sub>GTHTX</sub> | Serial data rate range |             | 0.500 | _   | F <sub>GTHM</sub> A | <sub>X</sub> Gb/s |
| T <sub>RTX</sub>   | TX rise time           | 20%–<br>80% | _     | 21  | _                   | ps                |

6/17/22, 1:02 AM

| Symbol                      | Description                          | Condition    | Min | Тур | Max    | Unit |
|-----------------------------|--------------------------------------|--------------|-----|-----|--------|------|
| T <sub>FTX</sub>            | TX fall time                         | 80%–<br>20%  | _   | 21  | _      | ps   |
| T <sub>LLSKEW</sub>         | TX lane-to-lane skew <sup>1</sup>    |              | _   | _   | 500.00 | ps   |
| T <sub>J16.375</sub>        | Total jitter <sup>2, 4</sup>         | 16.375 Gb/s  | _   | _   | 0.28   | UI   |
| D <sub>J16.375</sub>        | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J15.0</sub>          | Total jitter <sup>2, 4</sup>         | 15.0 Gb/s    | _   | _   | 0.28   | UI   |
| D <sub>J15.0</sub>          | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J14.1</sub>          | Total jitter <sup>2, 4</sup>         | 14.1 Gb/s    | _   | _   | 0.28   | UI   |
| D <sub>J14.1</sub>          | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J14.1</sub>          | Total jitter <sup>2, 4</sup>         | 14.025       | _   | _   | 0.28   | UI   |
| D <sub>J14.1</sub>          | Deterministic jitter <sup>2, 4</sup> | Gb/s         | _   | _   | 0.17   | UI   |
| T <sub>J13.1</sub>          | Total jitter <sup>2, 4</sup>         | 13.1 Gb/s    | _   | _   | 0.28   | UI   |
| D <sub>J13.1</sub>          | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J12.5_QPLL</sub>     | Total jitter <sup>2, 4</sup>         | 12.5 Gb/s    | _   | _   | 0.28   | UI   |
| D <sub>J12.5_QPLL</sub>     | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J12.5_CPLL</sub>     | Total jitter <sup>3, 4</sup>         | 12.5 Gb/s    | _   | _   | 0.33   | UI   |
| D <sub>J12.5</sub> _CPLL    | Deterministic jitter <sup>3, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J11.3_QPLL</sub>     | Total jitter <sup>2, 4</sup>         | 11.3 Gb/s    | _   | _   | 0.28   | UI   |
| D <sub>J11.3_QPLL</sub>     | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J10.3125_QPLL</sub>  | Total jitter <sup>2, 4</sup>         | 10.3125 Gb/s | s – | _   | 0.28   | UI   |
| D <sub>J10.3125_QPLL</sub>  | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J10.3125_CPLL</sub>  | Total jitter <sup>3, 4</sup>         | 10.3125 Gb/s | s – | _   | 0.33   | UI   |
| D <sub>J10.3125</sub> _CPLL | Deterministic jitter <sup>3, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J9.953_QPLL</sub>    | Total jitter <sup>2, 4</sup>         | 9.953 Gb/s   | _   | _   | 0.28   | UI   |
| D <sub>J9.953_QPLL</sub>    | Deterministic jitter <sup>2, 4</sup> |              | _   | _   | 0.17   | UI   |
| T <sub>J9.953_CPLL</sub>    | Total jitter <sup>3, 4</sup>         | 9.953 Gb/s   | _   | _   | 0.33   | UI   |

| Symbol                    | Description                          | Condition             | Min | Тур | Max  | Units |
|---------------------------|--------------------------------------|-----------------------|-----|-----|------|-------|
| D <sub>J9.953</sub> _CPLL | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.17 | UI    |
| T <sub>J8.0</sub>         | Total jitter <sup>3, 4</sup>         | 8.0 Gb/s              | _   | _   | 0.32 | UI    |
| D <sub>J8.0</sub>         | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.17 | UI    |
| T <sub>J6.6</sub>         | Total jitter <sup>3, 4</sup>         | 6.6 Gb/s              | _   | _   | 0.30 | UI    |
| D <sub>J6.6</sub>         | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.15 | UI    |
| T <sub>J5.0</sub>         | Total jitter <sup>3, 4</sup>         | 5.0 Gb/s              | _   | _   | 0.30 | UI    |
| D <sub>J5.0</sub>         | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.15 | UI    |
| T <sub>J4.25</sub>        | Total jitter <sup>3, 4</sup>         | 4.25 Gb/s             | _   | _   | 0.30 | UI    |
| D <sub>J4.25</sub>        | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.15 | UI    |
| T <sub>J4.0</sub>         | Total jitter <sup>3, 4</sup>         | 4.0 Gb/s              | _   | _   | 0.32 | UI    |
| D <sub>J4.0</sub>         | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.16 | UI    |
| T <sub>J3.20</sub>        | Total jitter <sup>3, 4</sup>         | 3.20 Gb/s             | _   | _   | 0.20 | UI    |
| D <sub>J3.20</sub>        | Deterministic jitter <sup>3, 4</sup> | 5                     | _   | _   | 0.10 | UI    |
| T <sub>J2.5</sub>         | Total jitter <sup>3, 4</sup>         | 2.5 Gb/s <sup>6</sup> | _   | _   | 0.20 | UI    |
| D <sub>J2.5</sub>         | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.10 | UI    |
| T <sub>J1.25</sub>        | Total jitter <sup>3, 4</sup>         | 1.25 Gb/s7            | -   | _   | 0.15 | UI    |
| D <sub>J1.25</sub>        | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.06 | UI    |
| T <sub>J500</sub>         | Total jitter <sup>3, 4</sup>         | 500 Mb/s              | _   | _   | 0.10 | UI    |
| D <sub>J500</sub>         | Deterministic jitter <sup>3, 4</sup> | 8                     | _   | _   | 0.03 | UI    |

- 1. Using same REFCLK input with TX phase alignment enabled for up to four consecutive transmitters (one fully populated GTH Quad) at the maximum line rate.
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of  $10^{-12}$ .
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.
- 8. CPLL frequency at 2.0 GHz and TXOUT\_DIV = 8.

#### **Table: GTH Transceiver Receiver Switching Characteristics**

| Symbol                             | Description                                    | Condition                                 | Min   | Тур | Max               | Units              |
|------------------------------------|------------------------------------------------|-------------------------------------------|-------|-----|-------------------|--------------------|
| F <sub>GTHRX</sub>                 | Serial data rate                               |                                           | 0.500 | _   | F <sub>GTHM</sub> | <sub>4χ</sub> Gb/s |
| R <sub>XSST</sub>                  | Receiver spread-spectrum tracking <sup>1</sup> | Modulated at 33 kHz                       | -5000 | _   | 0                 | ppm                |
| R <sub>XRL</sub>                   | Run length (CID)                               | <u>'</u>                                  | _     | _   | 256               | UI                 |
| R <sub>XPPMTOL</sub>               | Data/REFCLK PPM offset tolerance               | Bit rates ≤ 6.6 Gb/s                      | -1250 | _   | 1250              | ppm                |
|                                    |                                                | Bit<br>rates > 6.6 Gb/s<br>and ≤ 8.0 Gb/s | -700  | _   | 700               | ppm                |
|                                    |                                                | Bit rates > 8.0<br>Gb/s                   | -200  | _   | 200               | ppm                |
| SJ Jitter Tole                     | rance <sup>2</sup>                             |                                           |       |     | :                 |                    |
| J <sub>T_SJ16.375</sub>            | Sinusoidal jitter (QPLL) <sup>3</sup>          | 16.375 Gb/s                               | 0.30  | _   | _                 | UI                 |
| J <sub>T_</sub> SJ <sub>15.0</sub> | Sinusoidal jitter (QPLL) <sup>3</sup>          | 15.0 Gb/s                                 | 0.30  | _   | _                 | UI                 |
| J <sub>T_</sub> SJ14.1             | Sinusoidal jitter (QPLL) <sup>3</sup>          | 14.1 Gb/s                                 | 0.30  | _   | _                 | UI                 |
| J <sub>T_</sub> SJ13.1             | Sinusoidal jitter (QPLL) <sup>3</sup>          | 13.1 Gb/s                                 | 0.30  | _   | _                 | UI                 |
| J <sub>T_SJ12.5</sub>              | Sinusoidal jitter (QPLL) <sup>3</sup>          | 12.5 Gb/s                                 | 0.30  | _   | _                 | UI                 |
| J <sub>T_SJ11.3</sub>              | Sinusoidal jitter (QPLL) <sup>3</sup>          | 11.3 Gb/s                                 | 0.30  | _   | _                 | UI                 |

| Symbol                   | Description                                      | Condition              | Min  | Тур | Max | Units |
|--------------------------|--------------------------------------------------|------------------------|------|-----|-----|-------|
| J <sub>T_SJ10.32_Q</sub> | PL <b>S</b> inusoidal jitter (QPLL) <sup>3</sup> | 10.32 Gb/s             | 0.30 | _   | _   | UI    |
| J <sub>T_SJ10.32_C</sub> | PL&inusoidal jitter (CPLL) <sup>3</sup>          | 10.32 Gb/s             | 0.30 | _   | _   | UI    |
| J <sub>T_SJ9.953_Q</sub> | PL <b>S</b> inusoidal jitter (QPLL) <sup>3</sup> | 9.953 Gb/s             | 0.30 | _   | _   | UI    |
| J <sub>T_SJ9.953_C</sub> | PL&inusoidal jitter (CPLL) <sup>3</sup>          | 9.953 Gb/s             | 0.30 | _   | _   | UI    |
| J <sub>T_SJ8.0</sub>     | Sinusoidal jitter (QPLL) <sup>3</sup>            | 8.0 Gb/s               | 0.42 | _   | _   | UI    |
| J <sub>T_SJ6.6_CPL</sub> | L Sinusoidal jitter (CPLL) <sup>3</sup>          | 6.6 Gb/s               | 0.44 | _   | _   | UI    |
| J <sub>T_SJ5.0</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 5.0 Gb/s               | 0.44 | _   | _   | UI    |
| J <sub>T_SJ4.25</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>            | 4.25 Gb/s              | 0.44 | _   | _   | UI    |
| J <sub>T_SJ3.2</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 3.2 Gb/s <sup>4</sup>  | 0.45 | _   | _   | UI    |
| J <sub>T_SJ2.5</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 2.5 Gb/s <sup>5</sup>  | 0.30 | _   | _   | UI    |
| J <sub>T_SJ1.25</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>            | 1.25 Gb/s <sup>6</sup> | 0.30 | _   | _   | UI    |
| J <sub>T_SJ500</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 500 Mb/s <sup>7</sup>  | 0.30 | _   | _   | UI    |
| SJ Jitter Tole           | rance with Stressed Eye <sup>2</sup>             |                        |      |     |     |       |
| J <sub>T_TJSE3.2</sub>   | Total jitter with stressed eye 8                 | 3.2 Gb/s               | 0.70 | _   | _   | UI    |
| J <sub>T_TJSE6.6</sub>   |                                                  | 6.6 Gb/s               | 0.70 | _   | _   | UI    |
| J <sub>T_SJSE3.2</sub>   | Sinusoidal jitter with stressed                  | 3.2 Gb/s               | 0.10 | _   | _   | UI    |
| J <sub>T_SJSE6.6</sub>   | eye <sup>8</sup>                                 | 6.6 Gb/s               | 0.10 | _   | _   | UI    |
|                          |                                                  |                        |      |     |     |       |

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- 2. All jitter values are based on a bit error ratio of  $10^{-12}$ .
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- 7. CPLL frequency at 2.0 GHz and RXOUT\_DIV = 8.
- 8. Composite jitter with RX equalizer enabled. DFE disabled.

## GTH Transceiver Electrical Compliance

The *UltraScale Architecture GTH Transceivers User Guide* (UG576) contains recommended use modes that ensure compliance for the protocols listed in the following table. The transceiver wizard

provides the recommended settings for those use cases and for protocol specific characteristics.

**Table: GTH Transceiver Protocol List** 

| Protocol                 | Specification                           | Serial Rate (Gb/s)         | Electrical Co |
|--------------------------|-----------------------------------------|----------------------------|---------------|
| CAUI-10                  | IEEE 802.3-2012                         | 10.3125                    | Compliant     |
| nPPI                     | IEEE 802.3-2012                         | 10.3125                    | Compliant     |
| 10GBASE-KR <sup>1</sup>  | IEEE 802.3-2012                         | 10.3125                    | Compliant     |
| 40GBASE-KR               | IEEE 802.3-2012                         | 10.3125                    | Compliant     |
| SFP+                     | SFF-8431 (SR and LR)                    | 9.95328-11.10              | Compliant     |
| XFP                      | INF-8077i, revision 4.5                 | 10.3125                    | Compliant     |
| RXAUI                    | CEI-6G-SR                               | 6.25                       | Compliant     |
| XAUI                     | IEEE 802.3-2012                         | 3.125                      | Compliant     |
| 1000BASE-X               | IEEE 802.3-2012                         | 1.25                       | Compliant     |
| 5.0G Ethernet            | IEEE 802.3bx (PAR)                      | 5                          | Compliant     |
| 2.5G Ethernet            | IEEE 802.3bx (PAR)                      | 2.5                        | Compliant     |
| HiGig, HiGig+, HiGig2    | IEEE 802.3-2012                         | 3.74, 6.6                  | Compliant     |
| OTU2                     | ITU G.8251                              | 10.709225                  | Compliant     |
| OTU4 (OTL4.10)           | OIF-CEI-11G-SR                          | 11.180997                  | Compliant     |
| OC-3/12/48/192           | GR-253-CORE                             | 0.1555–9.956               | Compliant     |
| TFI-5                    | OIF-TFI5-0.1.0                          | 2.488                      | Compliant     |
| Interlaken               | OIF-CEI-6G, OIF-CEI-11G-SR              | 4.25–12.5                  | Compliant     |
| PCle Gen1, 2, 3, 4       | PCI Express base 4.0                    | 2.5, 5.0, 8.0, and<br>16.0 | Compliant     |
| SDI <sup>2</sup>         | SMPTE 424M-2006                         | 0.27-2.97                  | Compliant     |
| UHD-SDI <sup>2</sup>     | SMPTE ST-2081 6G, SMPTE ST-<br>2082 12G | 6 and 12                   | Compliant     |
| Hybrid memory cube (HMC) | HMC-15G-SR                              | 10, 12.5, and<br>15.0      | Compliant     |
| MoSys Bandwidth Engine   | CEI-11-SR and CEI-11-SR (overclocked)   | 10.3125, 15.5              | Compliant     |
| CPRI                     | CPRI_v_6_1_2014-07-01                   | 0.6144–12.165              | Compliant     |
|                          |                                         |                            |               |

| Protocol                      | Specification                                       | Serial Rate (Gb/s) | Electrical Complianc |
|-------------------------------|-----------------------------------------------------|--------------------|----------------------|
| HDMI <sup>2</sup>             | HDMI 2.0                                            | All                | Compliant            |
| Passive optical network (PON) | 10G-EPON, 1G-EPON, NG-PON2,<br>XG-PON, and 2.5G-PON | 0.155–10.3125      | Compliant            |
| JESD204a/b                    | OIF-CEI-6G, OIF-CEI-11G                             | 3.125–12.5         | Compliant            |
| Serial RapidIO                | RapidIO specification 3.1                           | 1.25–10.3125       | Compliant            |
| DisplayPort <sup>2</sup>      | DP 1.2B CTS                                         | 1.62–5.4           | Compliant            |
| Fibre channel                 | FC-PI-4                                             | 1.0625–14.025      | Compliant            |
| SATA Gen1, 2, 3               | Serial ATA revision 3.0 specification               | 1.5, 3.0, and 6.0  | Compliant            |
| SAS Gen1, 2, 3                | T10/BSR INCITS 519                                  | 3.0, 6.0, and 12.0 | Compliant            |
| SFI-5                         | OIF-SFI5-01.0                                       | 0.625-12.5         | Compliant            |
| Aurora                        | CEI-6G, CEI-11G-LR                                  | up to 11.180997    | Compliant            |

- 1. The transition time of the transmitter is faster than the IEEE Std 802.3-2012 specification.
- 2. This protocol requires external circuitry to achieve compliance.

## **GTY Transceiver Specifications**

The *UltraScale Architecture and Product Data Sheet: Overview* (DS890) lists the Artix UltraScale+FPGAs that include the GTY transceivers.

## GTY Transceiver DC Input and Output Levels

Table 1 summarizes the DC specifications of the GTY transceivers in Artix UltraScale+ FPGAs. Consult the *UltraScale Architecture GTY Transceivers User Guide* (UG578) for further details.

#### **Table: GTY Transceiver DC Specifications**

| Symbol             | DC Parameter                        | Conditions                  | Min | Тур | Max  | Units |
|--------------------|-------------------------------------|-----------------------------|-----|-----|------|-------|
| DV <sub>PPIN</sub> |                                     | >10.3125 Gb/s               | 150 | _   | 1250 | mV    |
|                    | input voltage (external AC coupled) | 6.6 Gb/s to<br>10.3125 Gb/s | 150 | _   | 1250 | mV    |
|                    |                                     | ≤ 6.6 Gb/s                  | 150 | _   | 2000 | mV    |

| Symbol             | DC Parameter                                                               | Conditions                                                        | Min                                              | Тур                                | Max               | Units               |
|--------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------|------------------------------------|-------------------|---------------------|
| V <sub>IN</sub>    | Single-ended input voltage. Voltage measured at the pin referenced to GND. | DC coupled V <sub>MGTAVTT</sub> = 1.2V                            | -400                                             | _                                  | V <sub>MGTA</sub> | ∨ <del>⊺ij</del> nV |
| V <sub>CMIN</sub>  | Common mode input voltage                                                  | DC coupled V <sub>MGTAVTT</sub> = 1.2V                            | _                                                | 2/3 V <sub>MGTA</sub>              | VTT -             | mV                  |
| D <sub>VPPOU</sub> | TDifferential peak-to-peak output voltage 1                                | Transmitter output swing is set to 11111                          | 800                                              | _                                  | _                 | mV                  |
| V <sub>CMOUT</sub> | common mode output voltage: DC coupled                                     | When remote RX is terminated to GND                               | V <sub>MGTAVTT</sub> /2 – D <sub>VPPOUT</sub> /4 |                                    |                   | mV                  |
|                    | (equation based)                                                           | When remote RX termination is floating                            | V <sub>MGTA</sub>                                | <sub>OUT</sub> /2                  | mV                |                     |
|                    |                                                                            | When remote RX is terminated to V <sub>RX_TERM</sub> <sup>2</sup> |                                                  |                                    |                   | mV                  |
| V <sub>СМОИТ</sub> | AGommon mode output voltage: AC coupled                                    | Equation based                                                    | V <sub>MGTA</sub>                                | <sub>VTT</sub> – D <sub>VPP(</sub> | <sub>OUT</sub> /2 | mV                  |
| R <sub>IN</sub>    | Differential input resistance                                              |                                                                   | _                                                | 100                                | _                 | Ω                   |
| R <sub>OUT</sub>   | Differential output resistance                                             | )                                                                 | _                                                | 100                                | _                 | Ω                   |
| T <sub>OSKEW</sub> | Transmitter output pair (TXP skew                                          | and TXN) intra-pair                                               | _                                                | _                                  | 10                | ps                  |
| C <sub>EXT</sub>   | Recommended external AC                                                    | coupling capacitor <sup>3</sup>                                   | _                                                | 100                                | _                 | nF                  |

- 1. The output swing and pre-emphasis levels are programmable using the GTY transceiver attributes discussed in the *UltraScale Architecture GTY Transceivers User Guide* (UG578) and can result in values lower than reported in this table.
- 2.  $V_{RX\ TERM}$  is the remote RX termination voltage.
- 3. Other values can be used as appropriate to conform to specific protocols and standards.

Figure: Single-Ended Peak-to-Peak Voltage



Figure: Differential Peak-to-Peak Voltage



The following tables summarize the DC specifications of the clock input/output levels of the GTY transceivers in Artix UltraScale+ FPGAs. Consult the *UltraScale Architecture GTY Transceivers User Guide* (UG578) for further details.

**Table: GTY Transceiver Clock DC Input Level Specification** 

| Symbol             | DC Parameter                            | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------|-----|-----|------|-------|
| V <sub>IDIFF</sub> | Differential peak-to-peak input voltage | 250 | _   | 2000 | mV    |
| R <sub>IN</sub>    | Differential input resistance           | _   | 100 | _    | Ω     |
| C <sub>EXT</sub>   | Required external AC coupling capacitor | _   | 10  | _    | nF    |

**Table: GTY Transceiver Clock Output Level Specification** 

| Symbol             | Description                                                 | Conditions                               | Min | Тур | Max | Units |
|--------------------|-------------------------------------------------------------|------------------------------------------|-----|-----|-----|-------|
| V <sub>OL</sub>    | Output Low voltage for P and N                              | $R_T = 100\Omega$ across P and N signals | 100 | _   | 330 | mV    |
| V <sub>OH</sub>    | Output High voltage for P and N                             | $R_T = 100\Omega$ across P and N signals | 500 | _   | 700 | mV    |
| V <sub>DDOUT</sub> | Differential output voltage (P–N), P = High (N–P), N = High | $R_T = 100\Omega$ across P and N signals | 300 | _   | 430 | mV    |
| V <sub>CMOUT</sub> | Common mode voltage                                         | $R_T = 100\Omega$ across P and N signals | 300 | _   | 500 | mV    |

## **GTY Transceiver Switching Characteristics**

Consult the *UltraScale Architecture GTY Transceivers User Guide* (UG578) for further information.

#### **Table: GTY Transceiver Performance**

| Symbol               | Description                     | n Outpu | t Divide8p | eed Grad         | e and V <sub>CC</sub> | <sub>INT</sub> Operat | ing Voltag | es     | Units |
|----------------------|---------------------------------|---------|------------|------------------|-----------------------|-----------------------|------------|--------|-------|
|                      |                                 |         |            | 0.8              | 85V                   |                       | 0.7        | ′2V    |       |
|                      |                                 |         | -          | 2                | -                     | 1                     | -          | 1      |       |
| F <sub>GTYMAX</sub>  | GTY maxim                       | num     | 16.3       | 375 <sup>1</sup> | 16.3                  | 375 <sup>1</sup>      | 12         | 2.5    | Gb/s  |
| F <sub>GTYMIN</sub>  | GTY minim                       | um      | 0          | .5               | 0                     | .5                    | 0.5        |        | Gb/s  |
| I                    |                                 |         | Min        | Max              | Min                   | Max                   | Min        | Max    |       |
| F <sub>GTYCRAN</sub> | ⊮GPLL line                      | 1       | 4.0        | 12.5             | 4.0                   | 8.5                   | 4.0        | 8.5    | Gb/s  |
|                      | rate<br>range <sup>2</sup>      | 2       | 2.0        | 6.25             | 2.0                   | 4.25                  | 2.0        | 4.25   | Gb/s  |
|                      | 3.                              | 4       | 1.0        | 3.125            | 1.0                   | 2.125                 | 1.0        | 2.125  | Gb/s  |
|                      |                                 | 8       | 0.5        | 1.5625           | 0.5                   | 1.0625                | 0.5        | 1.0625 | Gb/s  |
|                      |                                 | 16      |            |                  | N                     | /A                    |            |        | Gb/s  |
|                      |                                 | 32      |            |                  | N                     | /A                    |            |        | Gb/s  |
|                      |                                 |         | Min        | Max              | Min                   | Max                   | Min        | Max    |       |
| F <sub>GTYQRAN</sub> |                                 | 1       | 9.8        | 16.375           | 9.8                   | 16.375                | 9.8        | 12.5   | Gb/s  |
|                      | line rate<br>range <sup>3</sup> | 2       | 4.9        | 8.1875           | 4.9                   | 8.1875                | 4.9        | 8.1875 | Gb/s  |
|                      | •                               | 4       | 2.45       | 4.0938           | 2.45                  | 4.0938                | 2.45       | 4.0938 | Gb/s  |
|                      |                                 | 8       | 1.225      | 2.0469           | 1.225                 | 2.0469                | 1.225      | 2.0469 | Gb/s  |
|                      |                                 | 16      | 0.6125     | 1.0234           | 0.6125                | 1.0234                | 0.6125     | 1.0234 | Gb/s  |
|                      |                                 |         | Min        | Max              | Min                   | Max                   | Min        | Max    |       |
| F <sub>GTYQRAN</sub> |                                 | 1       | 16.0       | 16.375           | 16.0                  | 16.375                | N          | /A     | Gb/s  |
|                      | line rate<br>range <sup>4</sup> | 1       | 8.0        | 13.0             | 8.0                   | 12.5                  | 8.0        | 12.5   | Gb/s  |
|                      | Č                               | 2       | 4.0        | 6.5              | 4.0                   | 6.5                   | 4.0        | 6.5    | Gb/s  |
|                      |                                 | 4       | 2.0        | 3.25             | 2.0                   | 3.25                  | 2.0        | 3.25   | Gb/s  |
|                      |                                 | 8       | 1.0        | 1.625            | 1.0                   | 1.625                 | 1.0        | 1.625  | Gb/s  |
|                      |                                 | 16      | 0.5        | 0.8125           | 0.5                   | 0.8125                | 0.5        | 0.8125 | Gb/s  |
|                      |                                 |         | Min        | Max              | Min                   | Max                   | Min        | Max    |       |

| Symbol               | Description Outpu                        | t DivideSpeed Grade and V <sub>CCINT</sub> Operating Voltages |        |     |        |     | Units  |     |
|----------------------|------------------------------------------|---------------------------------------------------------------|--------|-----|--------|-----|--------|-----|
|                      |                                          |                                                               | 0.8    | 5V  |        | 0.7 | 72V    |     |
|                      |                                          | -                                                             | 2      | _   | 1      | _   | 1      | -   |
| F <sub>CPLLRAN</sub> | GEPLL frequency range                    | 2.0                                                           | 6.25   | 2.0 | 4.25   | 2.0 | 4.25   | GHz |
| F <sub>QPLL0RA</sub> | n <mark>ુ⊉</mark> LL0 frequency<br>range | 9.8                                                           | 16.375 | 9.8 | 16.375 | 9.8 | 16.375 | GHz |
| F <sub>QPLL1RA</sub> | ր⊖£PLL1 frequency<br>range               | 8.0                                                           | 13.0   | 8.0 | 13.0   | 8.0 | 13.0   | GHz |

- 1. GTY transceiver line rates are package limited: UBVA368, SBVB484, SFVB784 to 12.5 Gb/s.
- 2. The values listed are the rounded results of the calculated equation (2 × CPLL\_Frequency)/Output\_Divider.
- 3. The values listed are the rounded results of the calculated equation ( QPLL0\_Frequency × RATE)/Output\_Divider where RATE is 1 when QPLL0\_CLKOUT\_RATE is set to HALF and 2 if QPLL0\_CLKOUT\_RATE is set to FULL.
- 4. The values listed are the rounded results of the calculated equation (QPLL1\_Frequency × RATE)/Output\_Divider where RATE is 1 when QPLL1\_CLKOUT\_RATE is set to HALF and 2 if QPLL1\_CLKOUT\_RATE is set to FULL.

#### Table: GTY Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol                | Description                   | All Speed Grades | Units |
|-----------------------|-------------------------------|------------------|-------|
| F <sub>GTYDRPCL</sub> | K GTYDRPCLK maximum frequency | 250              | MHz   |

#### **Table: GTY Transceiver Reference Clock Switching Characteristics**

| Symbol             | Description Conditions All Speed Grades |                      | des | Units |     |     |
|--------------------|-----------------------------------------|----------------------|-----|-------|-----|-----|
|                    |                                         |                      | Min | Тур   | Max |     |
| F <sub>GCLK</sub>  | Reference clock frequency ra            | nge                  | 60  | _     | 820 | MHz |
| T <sub>RCLK</sub>  | Reference clock rise time               | 20% – 80%            | _   | 200   | _   | ps  |
| T <sub>FCLK</sub>  | Reference clock fall time               | 80% – 20%            | _   | 200   | _   | ps  |
| T <sub>DCREF</sub> | Reference clock duty cycle              | Transceiver PLL only | 40  | 50    | 60  | %   |

#### **Table: GTY Transceiver Reference Clock Oscillator Selection Phase Noise Mask**

| Symbol Description 1, 2 | Offset Frequitincy | Тур | Max | Units |  |
|-------------------------|--------------------|-----|-----|-------|--|
|-------------------------|--------------------|-----|-----|-------|--|

| Symbol                     | Description 1, 2                                                              | Offset Fre | quaincy | Тур | Max         | Units  |
|----------------------------|-------------------------------------------------------------------------------|------------|---------|-----|-------------|--------|
| QPLLREFCLKMASK             | QPLL0/QPLL1 reference clock                                                   | 10 kHz     | _       | _   | -112        | dBc/Hz |
|                            | select phase noise mask at<br>REFCLK frequency = 156.25 MHz                   | 100 kHz    | _       | _   | -128        | -      |
|                            |                                                                               | 1 MHz      | _       | _   | -145        | -      |
|                            | QPLL0/QPLL1 reference clock                                                   | 10 kHz     | _       | _   | -103        | dBc/Hz |
|                            | select phase noise mask at<br>REFCLK frequency = 312.5 MHz                    | 100 kHz    | _       | _   | -123        |        |
|                            |                                                                               | 1 MHz      | _       | _   | -143        |        |
|                            | QPLL0/QPLL1 reference clock                                                   | 10 kHz     | _       | _   | -98         | dBc/Hz |
|                            | select phase noise mask at<br>REFCLK frequency = 625 MHz                      | 100 kHz    | _       | _   | -117        |        |
|                            |                                                                               | 1 MHz      | _       | _   | -140        |        |
| CPLL <sub>REFCLKMASK</sub> | CPLL reference clock select phase noise mask at REFCLK frequency = 156.25 MHz | 10 kHz     | _       | _   | -112        | dBc/Hz |
|                            |                                                                               | 100 kHz    | _       | _   | -128        |        |
|                            |                                                                               | 1 MHz      | _       | _   | -145        |        |
|                            |                                                                               | 50 MHz     | _       | _   | -145        |        |
|                            | CPLL reference clock select                                                   | 10 kHz     | _       | _   | -103        | dBc/Hz |
|                            | phase noise mask at REFCLK<br>frequency = 312.5 MHz                           | 100 kHz    | _       | _   | -123        |        |
|                            |                                                                               | 1 MHz      | _       | _   | -143        |        |
|                            |                                                                               | 50 MHz     | _       | _   | -145        |        |
|                            | CPLL reference clock select                                                   | 10 kHz     | _       | _   | <b>-</b> 98 | dBc/Hz |
|                            | phase noise mask at REFCLK<br>frequency = 625 MHz                             | 100 kHz    | _       | _   | -117        | -      |
|                            |                                                                               | 1 MHz      | _       | _   | -140        |        |
|                            |                                                                               | 50 MHz     | _       | _   | -144        |        |

- 1. For reference clock frequencies not in this table, use the phase-noise mask for the nearest reference clock frequency.
- 2. This reference clock phase-noise mask is superseded by any reference clock phase-noise mask that is specified in a supported protocol, e.g., PCIe.

#### Table: GTY Transceiver PLL/Lock Time Adaptation

| Symbol | Description | Conditions | All S | Speed Gr | ades | Units |
|--------|-------------|------------|-------|----------|------|-------|
|        |             |            | Min   | Тур      | Max  |       |

| Symbol             | Description                                                                                            | cription Conditions                                                                                                                               |     | All Speed Grades |                       |                 |  |
|--------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----------------------|-----------------|--|
|                    |                                                                                                        |                                                                                                                                                   | Min | Тур              | Max                   |                 |  |
| T <sub>LOCK</sub>  | Initial PLL lock.                                                                                      |                                                                                                                                                   | _   | _                | 1                     | ms              |  |
| T <sub>DLOCK</sub> | Clock recovery phase<br>acquisition and adaptation<br>time for decision feedback<br>equalizer (DFE)    | After the PLL is locked to the reference clock, this is the time it takes to lock the clock data recovery (CDR) to the data present at the input. | _   | 50,000           | 37 x 10 <sup>6</sup>  | UI              |  |
|                    | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled |                                                                                                                                                   | _   | 50,000           | 2.3 x 10 <sup>6</sup> | <sup>3</sup> UI |  |

#### **Table: GTY Transceiver User Clock Switching Characteristics**

| Symbol                 | Description                    | Data W  | idth Condition       | ns <b>\$Bite</b> d Grad | le and V <sub>CCINT</sub> | Operating Vo | lta <b>geis</b> : |
|------------------------|--------------------------------|---------|----------------------|-------------------------|---------------------------|--------------|-------------------|
|                        |                                |         |                      | 0.0                     | 35V                       | 0.72V        |                   |
|                        |                                | Interna | <b>Llagic</b> connec | t Logi <b>o 2</b>       | <sub>-1</sub> 3, 5        | -1 4         |                   |
| F <sub>TXOUTPMA</sub>  | TXOUTCLK r                     |         |                      | 511.719                 | 402.891                   | 322.266      | MHz               |
| F <sub>RXOUTPMA</sub>  | RXOUTCLK isourced from         |         |                      | 511.719                 | 402.891                   | 322.266      | MHz               |
| F <sub>TXOUTPROC</sub> | SON XOUTCLK r<br>sourced from  |         |                      | 511.719                 | 511.719                   | 511.719      | MHz               |
| F <sub>RXOUTPROO</sub> | SDRXOUTCLK I                   |         |                      | 511.719                 | 511.719                   | 511.719      | MHz               |
| F <sub>TXIN</sub>      | TXUSRCLK  6 maximum frequency  | 16      | 16, 32               | 511.719                 | 390.625                   | 322.266      | MHz               |
|                        |                                | 32      | 32, 64               | 511.719                 | 390.625                   | 322.266      | MHz               |
|                        | noquonoy                       | 64      | 64, 128              | 255.859                 | 255.859                   | 195.313      | MHz               |
|                        |                                | 20      | 20, 40               | 409.375                 | 312.500                   | 257.813      | MHz               |
|                        |                                | 40      | 40, 80               | 409.375                 | 312.500                   | 257.813      | MHz               |
|                        |                                | 80      | 80, 160              | 204.688                 | 204.688                   | 156.250      | MHz               |
| F <sub>RXIN</sub>      | RXUSRCLK                       | 16      | 16, 32               | 511.719                 | 390.625                   | 322.266      | MHz               |
|                        | <sup>6</sup> maximum frequency | 32      | 32, 64               | 511.719                 | 390.625                   | 322.266      | MHz               |

|                    |                                |          |                       | 0.0     | 35V     | 0.72V   |    |
|--------------------|--------------------------------|----------|-----------------------|---------|---------|---------|----|
|                    | -                              | Internal | <b>L'agéc</b> connect | Logio 2 | _1 3, 5 | -1 4    |    |
|                    |                                | 64       | 64, 128               | 255.859 | 255.859 | 195.313 | MH |
|                    |                                | 20       | 20, 40                | 409.375 | 312.500 | 257.813 | MH |
|                    |                                | 40       | 40, 80                | 409.375 | 312.500 | 257.813 | MH |
|                    |                                | 80       | 80, 160               | 204.688 | 204.688 | 156.250 | MF |
| F <sub>TXIN2</sub> | TXUSRCLK2                      | 16       | 16                    | 511.719 | 390.625 | 322.266 | MF |
|                    | <sup>6</sup> maximum frequency | 16       | 32                    | 255.859 | 195.313 | 161.133 | MF |
|                    | requerioy                      | 32       | 32                    | 511.719 | 390.625 | 322.266 | MH |
|                    |                                | 32       | 64                    | 255.859 | 195.313 | 161.133 | MH |
|                    |                                | 64       | 64                    | 255.859 | 255.859 | 195.313 | M  |
|                    |                                | 64       | 128                   | 127.930 | 127.930 | 97.656  | MI |
|                    |                                | 20       | 20                    | 409.375 | 312.500 | 257.813 | MI |
|                    |                                | 20       | 40                    | 204.688 | 156.250 | 128.906 | MI |
|                    |                                | 40       | 40                    | 409.375 | 312.500 | 257.813 | MI |
|                    |                                | 40       | 80                    | 204.688 | 156.250 | 128.906 | MI |
|                    |                                | 80       | 80                    | 204.688 | 204.688 | 156.250 | MI |
|                    | -                              | 80       | 160                   | 102.344 | 102.344 | 78.125  | MI |
| F <sub>RXIN2</sub> | RXUSRCLK2                      | 16       | 16                    | 511.719 | 390.625 | 322.266 | MI |
|                    | <sup>6</sup> maximum frequency | 16       | 32                    | 255.859 | 195.313 | 161.133 | MI |
|                    |                                | 32       | 32                    | 511.719 | 390.625 | 322.266 | MI |
|                    |                                | 32       | 64                    | 255.859 | 195.313 | 161.133 | MI |
|                    |                                | 64       | 64                    | 255.859 | 255.859 | 195.313 | MI |
|                    |                                | 64       | 128                   | 127.930 | 127.930 | 97.656  | M  |
|                    |                                | 20       | 20                    | 409.375 | 312.500 | 257.813 | MI |
|                    |                                | 20       | 40                    | 204.688 | 156.250 | 128.906 | MI |
|                    |                                | 40       | 40                    | 409.375 | 312.500 | 257.813 | MI |
|                    |                                | 40       | 80                    | 204.688 | 156.250 | 128.906 | Mł |

| Symbol | Description | 1 Data Width Conditions \$\textit{pite} d Grade and V_CCINT Operating |                      | s <b>\$₿</b> ₫ <b>⋭</b> d Grade and V <sub>CCINT</sub> |                     | Operating Vo | lta <b>lgeis</b> s |
|--------|-------------|-----------------------------------------------------------------------|----------------------|--------------------------------------------------------|---------------------|--------------|--------------------|
|        |             |                                                                       |                      | 0.8                                                    | 25V                 | 0.72V        |                    |
|        |             | Internal                                                              | <b>L'agéc</b> connec | t Logi <u>o</u> 2                                      | _ <sub>1</sub> 3, 5 | -1 4         |                    |
|        |             | 80                                                                    | 80                   | 204.688                                                | 204.688             | 156.250      | MHz                |
|        |             | 80                                                                    | 160                  | 102.344                                                | 102.344             | 78.125       | MHz                |

- 1. Clocking must be implemented as described in the *UltraScale Architecture GTY Transceivers User Guide* (UG578).
- 2. For speed grades -2E and -2I, a 16-bit and 20-bit internal data path can only be used for line rates less than 8.1875 Gb/s.
- 3. For speed grades -1E, and -1I a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s.
- 4. For speed grade -1LI, a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s when  $V_{CCINT} = 0.85V$  or 5.15625 Gb/s when  $V_{CCINT} = 0.72V$ .
- 5. For the speed grades -1E and -1I, only a 64- or 80-bit internal data path can be used for line rates above 12.5 Gb/s.
- 6. When the gearbox is used, these maximums refer to the XCLK. For more information, see the Valid Data Width Combinations for TX Asynchronous Gearbox table in the *UltraScale Architecture GTY Transceivers User Guide* (UG578).

#### **Table: GTY Transceiver Transmitter Switching Characteristics**

| Symbol               | Description                          | Condition   | Min   | Тур | Max                | Units  |
|----------------------|--------------------------------------|-------------|-------|-----|--------------------|--------|
| F <sub>GTYTX</sub>   | Serial data rate range               |             | 0.500 | _   | F <sub>GTYMA</sub> | X Gb/s |
| T <sub>RTX</sub>     | TX rise time                         | 20%–<br>80% | _     | 21  | _                  | ps     |
| T <sub>FTX</sub>     | TX fall time                         | 80%–<br>20% | _     | 21  | _                  | ps     |
| T <sub>LLSKEW</sub>  | TX lane-to-lane skew <sup>1</sup>    |             | _     | _   | 500.00             | ps     |
| T <sub>J16.375</sub> | Total jitter <sup>2, 4</sup>         | 16.375 Gb/s | s –   | _   | 0.28               | UI     |
| D <sub>J16.375</sub> | Deterministic jitter <sup>2, 4</sup> |             | _     | _   | 0.17               | UI     |
| T <sub>J15.0</sub>   | Total jitter <sup>2, 4</sup>         | 15.0 Gb/s   | _     | _   | 0.28               | UI     |
| D <sub>J15.0</sub>   | Deterministic jitter <sup>2, 4</sup> |             | _     | _   | 0.17               | UI     |
| T <sub>J14.1</sub>   | Total jitter <sup>2, 4</sup>         | 14.1 Gb/s   | _     | _   | 0.28               | UI     |
| D <sub>J14.1</sub>   | Deterministic jitter <sup>2, 4</sup> |             | _     | _   | 0.17               | UI     |

| Symbol                     | Description                          | Condition    | Min          | Тур | Max  | Units |
|----------------------------|--------------------------------------|--------------|--------------|-----|------|-------|
| T <sub>J14.1</sub>         | Total jitter <sup>2, 4</sup>         | 14.025 Gb/s  | _            | _   | 0.28 | UI    |
| D <sub>J14.1</sub>         | Deterministic jitter <sup>2, 4</sup> |              | _            | _   | 0.17 | UI    |
| T <sub>J13.1</sub>         | Total jitter <sup>2, 4</sup>         | 13.1 Gb/s    | _            | _   | 0.28 | UI    |
| D <sub>J13.1</sub>         | Deterministic jitter <sup>2, 4</sup> |              | _            | _   | 0.17 | UI    |
| T <sub>J12.5_QPLL</sub>    | Total jitter <sup>2, 4</sup>         | 12.5 Gb/s    | _            | _   | 0.28 | UI    |
| D <sub>J12.5_QPLL</sub>    | Deterministic jitter <sup>2, 4</sup> |              | _            | _   | 0.17 | UI    |
| T <sub>J12.5_CPLL</sub>    | Total jitter <sup>3, 4</sup>         | 12.5 Gb/s    | _            | _   | 0.33 | UI    |
| D <sub>J12.5</sub> _CPLL   | Deterministic jitter <sup>3, 4</sup> |              | _            | _   | 0.17 | UI    |
| T <sub>J11.3_QPLL</sub>    | Total jitter <sup>2, 4</sup>         | 11.3 Gb/s    | -            | _   | 0.28 | UI    |
| D <sub>J11.3_QPLL</sub>    | Deterministic jitter <sup>2, 4</sup> |              | -            | _   | 0.17 | UI    |
| T <sub>J10.3125_QPLL</sub> | Total jitter <sup>2, 4</sup>         | 10.3125 Gb/s | s –          | _   | 0.28 | UI    |
| D <sub>J10.3125_QPLL</sub> | Deterministic jitter <sup>2, 4</sup> |              | -            | _   | 0.17 | UI    |
| T <sub>J10.3125_CPLL</sub> | Total jitter <sup>3, 4</sup>         | 10.3125 Gb/s | s –          | _   | 0.33 | UI    |
| D <sub>J10.3125_CPLL</sub> | Deterministic jitter <sup>3, 4</sup> |              | -            | _   | 0.17 | UI    |
| T <sub>J9.953_QPLL</sub>   | Total jitter <sup>2, 4</sup>         | 9.953 Gb/s   | -            | _   | 0.28 | UI    |
| D <sub>J9.953_QPLL</sub>   | Deterministic jitter <sup>2, 4</sup> |              | -            | _   | 0.17 | UI    |
| T <sub>J9.953_CPLL</sub>   | Total jitter <sup>3, 4</sup>         | 9.953 Gb/s   | _            | _   | 0.33 | UI    |
| D <sub>J9.953_CPLL</sub>   | Deterministic jitter <sup>3, 4</sup> |              | -            | _   | 0.17 | UI    |
| T <sub>J8.0</sub>          | Total jitter <sup>3, 4</sup>         | 8.0 Gb/s     | _            | _   | 0.32 | UI    |
| D <sub>J8.0</sub>          | Deterministic jitter <sup>3, 4</sup> |              | _            | _   | 0.17 | UI    |
| T <sub>J6.6</sub>          | Total jitter <sup>3, 4</sup>         | 6.6 Gb/s     | _            | _   | 0.30 | UI    |
| D <sub>J6.6</sub>          | Deterministic jitter <sup>3, 4</sup> |              | _            | _   | 0.15 | UI    |
| T <sub>J5.0</sub>          | Total jitter <sup>3, 4</sup>         | 5.0 Gb/s     | _            | _   | 0.30 | UI    |
| D <sub>J5.0</sub>          | Deterministic jitter <sup>3, 4</sup> |              | _            | _   | 0.15 | UI    |
| T <sub>J4.25</sub>         | Total jitter <sup>3, 4</sup>         | 4.25 Gb/s    | _            | _   | 0.30 | UI    |
| D <sub>J4.25</sub>         | Deterministic jitter <sup>3, 4</sup> |              | <del>_</del> | _   | 0.15 | UI    |

| Symbol             | Description                          | Condition             | Min | Тур | Max  | Units |
|--------------------|--------------------------------------|-----------------------|-----|-----|------|-------|
| T <sub>J3.20</sub> | Total jitter <sup>3, 4</sup>         | 3.20 Gb/s             | _   | _   | 0.20 | UI    |
| D <sub>J3.20</sub> | Deterministic jitter <sup>3, 4</sup> | 5                     | _   | _   | 0.10 | UI    |
| T <sub>J2.5</sub>  | Total jitter <sup>3, 4</sup>         | 2.5 Gb/s <sup>6</sup> | _   | _   | 0.20 | UI    |
| D <sub>J2.5</sub>  | Deterministic jitter <sup>3, 4</sup> |                       | _   | _   | 0.10 | UI    |
| T <sub>J1.25</sub> | Total jitter <sup>3, 4</sup>         | 1.25 Gb/s             | _   | _   | 0.15 | UI    |
| D <sub>J1.25</sub> | Deterministic jitter <sup>3, 4</sup> | 7                     | _   | _   | 0.06 | UI    |
| T <sub>J500</sub>  | Total jitter <sup>3, 4</sup>         | 500 Mb/s              | _   | _   | 0.10 | UI    |
| D <sub>J500</sub>  | Deterministic jitter <sup>3, 4</sup> | 0                     | _   | _   | 0.03 | UI    |

- 1. Using same REFCLK input with TX phase alignment enabled for up to four consecutive transmitters (one fully populated GTY Quad) at maximum line rate.
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of  $10^{-12}$ .
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.
- 8. CPLL frequency at 2.0 GHz and TXOUT\_DIV = 8.

#### **Table: GTY Transceiver Receiver Switching Characteristics**

| F <sub>GTYM</sub> A | vGb/s       |
|---------------------|-------------|
|                     | (,, C, D, C |
| 0                   | ppm         |
| 256                 | UI          |
| 1250                | ppm         |
| 700                 | ppm         |
|                     | 1250        |

| Symbol                   | Description                                      | Condition               | Min  | Тур | Max | Units |
|--------------------------|--------------------------------------------------|-------------------------|------|-----|-----|-------|
|                          |                                                  | Bit rates > 8.0<br>Gb/s | -200 | _   | 200 | ppm   |
| SJ Jitter Tole           | erance <sup>2</sup>                              |                         | '    | 1   | '   |       |
| J <sub>T_SJ16.375</sub>  | Sinusoidal jitter (QPLL) <sup>3</sup>            | 16.375 Gb/s             | 0.30 | _   | _   | UI    |
| J <sub>T_SJ15.0</sub>    | Sinusoidal jitter (QPLL) <sup>3</sup>            | 15.0 Gb/s               | 0.30 | _   | _   | UI    |
| J <sub>T_SJ14.1</sub>    | Sinusoidal jitter (QPLL) <sup>3</sup>            | 14.1 Gb/s               | 0.30 | _   | _   | UI    |
| J <sub>T_SJ13.1</sub>    | Sinusoidal jitter (QPLL) <sup>3</sup>            | 13.1 Gb/s               | 0.30 | _   | _   | UI    |
| J <sub>T_SJ12.5</sub>    | Sinusoidal jitter (QPLL) <sup>3</sup>            | 12.5 Gb/s               | 0.30 | _   | _   | UI    |
| J <sub>T_SJ11.3</sub>    | Sinusoidal jitter (QPLL) <sup>3</sup>            | 11.3 Gb/s               | 0.30 | _   | _   | UI    |
| J <sub>T_SJ10.32_Q</sub> | PL <b>S</b> inusoidal jitter (QPLL) <sup>3</sup> | 10.32 Gb/s              | 0.30 | _   | _   | UI    |
| J <sub>T_SJ10.32_C</sub> | PLSinusoidal jitter (CPLL) <sup>3</sup>          | 10.32 Gb/s              | 0.30 | _   | _   | UI    |
| J <sub>T_SJ9.953_Q</sub> | PLSinusoidal jitter (QPLL) <sup>3</sup>          | 9.953 Gb/s              | 0.30 | _   | _   | UI    |
| J <sub>T_SJ9.953_C</sub> | PLSinusoidal jitter (CPLL) <sup>3</sup>          | 9.953 Gb/s              | 0.30 | _   | _   | UI    |
| J <sub>T_SJ8.0</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 8.0 Gb/s                | 0.42 | _   | _   | UI    |
| J <sub>T_SJ6.6</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 6.6 Gb/s                | 0.44 | _   | _   | UI    |
| J <sub>T_SJ5.0</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 5.0 Gb/s                | 0.44 | _   | _   | UI    |
| J <sub>T_SJ4.25</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>            | 4.25 Gb/s               | 0.44 | _   | _   | UI    |
| J <sub>T_SJ3.2</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 3.2 Gb/s <sup>4</sup>   | 0.45 | _   | _   | UI    |
| J <sub>T_SJ2.5</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 2.5 Gb/s <sup>5</sup>   | 0.30 | _   | _   | UI    |
| J <sub>T_SJ1.25</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>            | 1.25 Gb/s <sup>6</sup>  | 0.30 | _   | _   | UI    |
| J <sub>T_SJ500</sub>     | Sinusoidal jitter (CPLL) <sup>3</sup>            | 500 Mb/s <sup>7</sup>   | 0.30 | _   | _   | UI    |
| SJ Jitter Tole           | erance with Stressed Eye <sup>2</sup>            |                         |      |     |     |       |
| J <sub>T_TJSE3.2</sub>   | Total jitter with stressed eye 8                 | 3.2 Gb/s                | 0.70 | _   | _   | UI    |
| J <sub>T_TJSE6.6</sub>   |                                                  | 6.6 Gb/s                | 0.70 | _   | _   | UI    |
| J <sub>T_SJSE3.2</sub>   | Sinusoidal jitter with stressed                  | 3.2 Gb/s                | 0.10 | _   | _   | UI    |
| J <sub>T_SJSE6.6</sub>   | eye <sup>8</sup>                                 | 6.6 Gb/s                | 0.10 | _   | _   | UI    |

Symbol Description Condition Min Typ Max Units

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- 2. All jitter values are based on a bit error ratio of  $10^{-12}$ .
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- 7. CPLL frequency at 2.0 GHz and RXOUT\_DIV = 8.
- 8. Composite jitter with RX equalizer enabled. DFE disabled.

## GTY Transceiver Electrical Compliance

The *UltraScale Architecture GTY Transceivers User Guide* (UG578) contains recommended use modes that ensure compliance for the protocols listed in the following table. The transceiver wizard provides the recommended settings for those use cases and for protocol specific characteristics.

#### **Table: GTY Transceiver Protocol List**

| Protocol                | Specification                         | Serial Rate (Gb/s) | Electrical Compli |
|-------------------------|---------------------------------------|--------------------|-------------------|
| OTU4 (OTL4.4) CFP       | OIF-CEI-11G-MR                        | 11.18–13.1         | Compliant         |
| CAUI-10                 | IEEE 802.3-2012                       | 10.3125            | Compliant         |
| nPPI                    | IEEE 802.3-2012                       | 10.3125            | Compliant         |
| 10GBASE-KR <sup>1</sup> | IEEE 802.3-2012                       | 10.3125            | Compliant         |
| SFP+                    | SFF-8431 (SR and LR)                  | 9.95328-11.10      | Compliant         |
| XFP                     | INF-8077i, revision 4.5               | 10.3125            | Compliant         |
| RXAUI                   | CEI-6G-SR                             | 6.25               | Compliant         |
| XAUI                    | IEEE 802.3-2012                       | 3.125              | Compliant         |
| 1000BASE-X              | IEEE 802.3-2012                       | 1.25               | Compliant         |
| 5.0G Ethernet           | IEEE 802.3bx (PAR)                    | 5                  | Compliant         |
| 2.5G Ethernet           | IEEE 802.3bx (PAR)                    | 2.5                | Compliant         |
| HiGig, HiGig+, HiGig2   | IEEE 802.3-2012                       | 3.74, 6.6          | Compliant         |
| QSGMII                  | QSGMII v1.2 (Cisco System, ENG-46158) | 5                  | Compliant         |
| OTU2                    | ITU G.8251                            | 10.709225          | Compliant         |

| Protocol                      | Specification                                       | Serial Rate (Gb/s)    | Electrical C |
|-------------------------------|-----------------------------------------------------|-----------------------|--------------|
| OTU4 (OTL4.10)                | OIF-CEI-11G-SR                                      | 11.180997             | Compliant    |
| OC-3/12/48/192                | GR-253-CORE                                         | 0.1555–9.956          | Compliant    |
| PCle Gen1, 2, 3               | PCI Express base 3.0                                | 2.5, 5.0, and 8.0     | Compliant    |
| SDI <sup>2</sup>              | SMPTE 424M-2006                                     | 0.27–2.97             | Compliant    |
| UHD-SDI <sup>2</sup>          | SMPTE ST-2081 6G, SMPTE ST-2082<br>12G              | 6 and 12              | Compliant    |
| Hybrid memory cube (HMC)      | HMC-15G-SR                                          | 10, 12.5, and<br>15.0 | Compliant    |
| MoSys bandwidth engine        | CEI-11-SR and CEI-11-SR (overclocked)               | 10.3125, 15.5         | Compliant    |
| CPRI                          | CPRI_v_6_1_2014-07-01                               | 0.6144–12.165         | Compliant    |
| Passive optical network (PON) | 10G-EPON, 1G-EPON, NG-PON2,<br>XG-PON, and 2.5G-PON | 0.155–10.3125         | Compliant    |
| JESD204a/b                    | OIF-CEI-6G, OIF-CEI-11G                             | 3.125–12.5            | Compliant    |
| Serial RapidIO                | RapidIO specification 3.1                           | 1.25–10.3125          | Compliant    |
| DisplayPort                   | DP 1.2B CTS                                         | 1.62–5.4              | Compliant 2  |
| Fibre channel                 | FC-PI-4                                             | 1.0625-14.025         | Compliant    |
| SATA Gen1, 2, 3               | Serial ATA revision 3.0 specification               | 1.5, 3.0, and 6.0     | Compliant    |
| SAS Gen1, 2, 3                | T10/BSR INCITS 519                                  | 3.0, 6.0, and<br>12.0 | Compliant    |
| SFI-5                         | OIF-SFI5-01.0                                       | 0.625 - 12.5          | Compliant    |
| Aurora                        | CEI-6G, CEI-11G-LR                                  | All rates             | Compliant    |

- 1. The transition time of the transmitter is faster than the IEEE Std 802.3-2012 specification.
- 2. This protocol requires external circuitry to achieve compliance.

# Integrated Interface Block for PCI Express Designs

More information and documentation on solutions for PCI Express® designs can be found at PCI Express . The *UltraScale Architecture and Product Data Sheet: Overview* (DS890) lists how many

ompliand

blocks are in each Artix UltraScale+ FPGA.

Table: Maximum Performance for PCIE4-based PCI Express Designs

| Symbol               | Description                               | Speed Gra | V <b>oltaig</b> e: |        |     |
|----------------------|-------------------------------------------|-----------|--------------------|--------|-----|
|                      |                                           | 3.0       | 35V                | 0.72V  | -   |
|                      |                                           | -2        | -1                 | -1     | -   |
| F <sub>PIPECLK</sub> | Pipe clock maximum frequency              | 250.00    | 250.00             | 250.00 | MHz |
| F <sub>CORECLK</sub> | Core clock maximum frequency              | 500.00    | 500.00             | 250.00 | MHz |
| F <sub>DRPCLK</sub>  | DRP clock maximum frequency               | 250.00    | 250.00             | 250.00 | MHz |
| F <sub>MCAPCLK</sub> | MCAP clock maximum frequency <sup>1</sup> | 125.00    | 125.00             | 125.00 | MHz |

<sup>1.</sup> For information on tandem PCIe support, see the *UltraScale+ Devices Integrated Block for PCI Express LogiCORE IP Product Guide* (PG213).

The PCIE4C blocks in the XCAU10P and XCAU15P include support for the CCIX protocol.

Table: Maximum Performance for PCIE4C-based PCI Express and CCIX Designs

| Symbol                | Description                                      | Speed Gra | Speed Grade and V <sub>CCINT</sub> Operating |        |     |  |  |
|-----------------------|--------------------------------------------------|-----------|----------------------------------------------|--------|-----|--|--|
|                       |                                                  | 0.        | 0.72V                                        |        |     |  |  |
|                       |                                                  | -2        | -1                                           | -1     | -   |  |  |
| F <sub>PIPECLK</sub>  | Pipe clock maximum frequency                     | 250.00    | 250.00                                       | 250.00 | MHz |  |  |
| F <sub>CORECLK</sub>  | Core clock maximum frequency                     | 500.00    | 500.00                                       | 250.00 | MHz |  |  |
| F <sub>CORECLKO</sub> | ്റ്റ്CIX TL interface clock maximum<br>frequency | 500.00    | 500.00                                       | N/A    | MHz |  |  |
| F <sub>DRPCLK</sub>   | DRP clock maximum frequency                      | 250.00    | 250.00                                       | 250.00 | MHz |  |  |
| F <sub>MCAPCLK</sub>  | MCAP clock maximum frequency <sup>1</sup>        | 125.00    | 125.00                                       | 125.00 | MHz |  |  |

<sup>1.</sup> For information on tandem PCIe support in XCAU10P and XCAU15P devices, see the UltraScale+ Devices Integrated Block for PCI Express LogiCORE IP Product Guide (PG213).

# **System Monitor Specifications**

**Table: System Monitor Specifications** 

| Parameter                                                | Symbo    | Comments/Conditions                                                                            | Min                    | Тур      | Max               | Units |
|----------------------------------------------------------|----------|------------------------------------------------------------------------------------------------|------------------------|----------|-------------------|-------|
| $V_{CCADC} = 1.8V \pm 3\%$ , typical values at $T_j = 4$ |          | 1.25V, V <sub>REFN</sub> = 0V, ADCCLK = 5.2 MH                                                 | Hz, T <sub>j</sub> = - | –40°C to | o 100°C,          |       |
| ADC Accuracy <sup>1</sup>                                |          |                                                                                                |                        |          |                   |       |
| Resolution                                               |          |                                                                                                | 10                     | _        | _                 | Bits  |
| Integral nonlinearity                                    | INL      |                                                                                                | _                      | _        | ±1.5              | LSB   |
| Differential nonlinearity                                | DNL      | No missing codes, guaranteed monotonic                                                         | _                      | _        | ±1                | LSB   |
| Offset error                                             |          | Offset calibration enabled                                                                     | _                      | _        | ±2                | LSB   |
| Gain error                                               |          |                                                                                                | _                      | _        | ±0.4              | %     |
| Sample rate                                              |          |                                                                                                | _                      | _        | 0.2               | MS/s  |
| RMS code noise                                           |          | External 1.25V reference                                                                       | _                      | _        | 1                 | LSB   |
|                                                          |          | On-chip reference                                                                              | _                      | 1        | _                 | LSB   |
| ADC Accuracy at Ext                                      | ended Te | mperatures                                                                                     |                        | ı        |                   |       |
| Resolution                                               |          | $T_j = -55^{\circ}\text{C to } 125^{\circ}\text{C}$                                            | 10                     | _        | _                 | Bits  |
| Integral nonlinearity                                    | INL      | $T_j = -55$ °C to 125°C                                                                        | _                      | _        | ±1.5              | LSB   |
| Differential nonlinearity                                | DNL      | No missing codes, guaranteed monotonic $T_j = -55^{\circ}\text{C to } 125^{\circ}\text{C}$     | _                      | _        | ±1                |       |
| Analog Inputs <sup>2</sup>                               |          |                                                                                                |                        |          |                   |       |
| ADC input ranges                                         |          | Unipolar operation                                                                             | 0                      | _        | 1                 | V     |
|                                                          |          | Bipolar operation                                                                              | -0.5                   | _        | +0.5              | V     |
|                                                          |          | Unipolar common mode range (FS input)                                                          | 0                      | _        | +0.5              | V     |
|                                                          |          | Bipolar common mode range (FS input)                                                           | +0.5                   | _        | +0.6              | V     |
| Maximum external channel input ranges                    |          | Adjacent channels set within these ranges should not corrupt measurements on adjacent channels | -0.1                   | _        | V <sub>CCAD</sub> | oc V  |

| Parameter                        | Symbol                | Comments/Conditions                                                                        | Min | Тур | Max  | Units  |
|----------------------------------|-----------------------|--------------------------------------------------------------------------------------------|-----|-----|------|--------|
| On-Chip Sensor Accu              | ıracy                 |                                                                                            |     |     |      |        |
| Temperature sensor e             | error <sup>1, 3</sup> | $T_j = -55^{\circ}C$ to 125°C (with external REF)                                          | _   | _   | ±3   | °C     |
|                                  |                       | $T_j = -55^{\circ}C$ to 110°C (with internal REF)                                          | _   | _   | ±3.5 | °C     |
|                                  |                       | $T_j = 110$ °C to 125°C (with internal REF)                                                | _   | _   | ±5   | °C     |
| Supply sensor error <sup>4</sup> |                       | Supply voltages 0.72V to 1.2V,<br>$T_j = -40^{\circ}\text{C}$ to 100°C (with external REF) | _   | _   | ±0.5 | %      |
|                                  |                       | Supply voltages 0.72V to 1.2V,<br>$T_j = -55^{\circ}\text{C}$ to 125°C (with external REF) | _   | _   | ±1.0 | %      |
|                                  |                       | All other supply voltages,<br>$T_j = -40^{\circ}\text{C}$ to 100°C (with external REF)     | _   | _   | ±1.0 | %      |
|                                  |                       | All other supply voltages,<br>$T_j = -55^{\circ}C$ to 125°C (with external<br>REF)         | _   | _   | ±2.0 | %      |
|                                  |                       | Supply voltages 0.72V to 1.2V,<br>$T_j = -40^{\circ}\text{C}$ to 100°C (with internal REF) | _   | _   | ±1.0 | %      |
|                                  |                       | Supply voltages 0.72V to 1.2V,<br>$T_j = -55^{\circ}\text{C}$ to 125°C (with internal REF) | _   | _   | ±2.0 | %      |
|                                  |                       | All other supply voltages,<br>$T_j = -40^{\circ}\text{C}$ to 100°C (with internal REF)     | _   | _   | ±1.5 | %      |
|                                  |                       | All other supply voltages,<br>$T_j = -55^{\circ}C$ to 125°C (with internal<br>REF)         | _   | _   | ±2.5 | %      |
| Conversion Rate <sup>5</sup>     |                       |                                                                                            |     |     |      |        |
| Conversion time—continuous       | t <sub>CONV</sub>     | Number of ADCCLK cycles                                                                    | 26  | _   | 32   | Cycles |

| Parameter               | Symbol            | Comments/Conditions                                                     | Min    | Тур    | Max    | Units  |
|-------------------------|-------------------|-------------------------------------------------------------------------|--------|--------|--------|--------|
| Conversion time — event | t <sub>CONV</sub> | Number of ADCCLK cycles                                                 | _      | _      | 21     | Cycles |
| DRP clock frequency     | DCLK              | DRP clock frequency                                                     | 8      | _      | 250    | MHz    |
| ADC clock frequency     | ADCCL             | CDerived from DCLK                                                      | 1      | _      | 5.2    | MHz    |
| DCLK duty cycle         |                   |                                                                         | 40     | _      | 60     | %      |
| SYSMON Reference        | 6                 |                                                                         |        |        |        |        |
| External reference      | V <sub>REFP</sub> | Externally supplied reference voltage                                   | 1.20   | 1.25   | 1.30   | V      |
| On-chip reference       |                   | Ground $V_{REFP}$ pin to AGND, $T_j = -40^{\circ}$ C to $100^{\circ}$ C | 1.2375 | 5 1.25 | 1.2625 | 5 V    |
|                         |                   | Ground $V_{REFP}$ pin to AGND, $T_j = -55^{\circ}$ C to 125°C           | 1.225  | 1.25   | 1.275  | V      |
|                         |                   |                                                                         |        |        |        |        |

- 1. ADC offset errors are removed by enabling the ADC automatic offset calibration feature. The values are specified for when this feature is enabled.
- 2. See the Analog Input section in the *UltraScale Architecture System Monitor User Guide* (UG580).
- 3. When reading temperature values directly from the PMBus interface, the SYSMON has a +4°C offset due to the transfer function used by the PMBus application. For example, the external REF temperature sensor error's range of ±3°C becomes +1°C to +7°C when the temperature is read through the PMBus interface.
- 4. Supply sensor offset and gain errors are removed by enabling the automatic offset and gain calibration feature. The values are specified for when this feature is enabled.
- 5. See the Adjusting the Acquisition Settling Time section in the *UltraScale Architecture System Monitor User Guide* (UG580).
- 6. Any variation in the reference voltage from the nominal  $V_{REFP} = 1.25V$  and  $V_{REFN} = 0V$  will result in a deviation from the ideal transfer function. This also impacts the accuracy of the internal sensor measurements (i.e., temperature and power supply). However, for external ratiometric type applications allowing reference to vary by  $\pm 4\%$  is permitted.

## SYSMON I2C/PMBus Interfaces

#### **Table: SYSMON I2C Fast Mode Interface Switching Characteristics**

| Symbol Description 1 Min Max Units |
|------------------------------------|
|------------------------------------|

| Symbol              | Description <sup>1</sup> | Min | Max | Units |
|---------------------|--------------------------|-----|-----|-------|
| T <sub>SMFCKL</sub> | SCL Low time             | 1.3 | _   | μs    |
| T <sub>SMFCKH</sub> | SCL High time            | 0.6 | _   | μs    |
| T <sub>SMFCKO</sub> | SDAO clock-to-out delay  | _   | 900 | ns    |
| T <sub>SMFDCK</sub> | SDAI setup time          | 100 | _   | ns    |
| F <sub>SMFCLK</sub> | SCL clock frequency      | _   | 400 | kHz   |

<sup>1.</sup> The test conditions are configured to the LVCMOS 1.8V I/O standard.

#### **Table: SYSMON I2C Standard Mode Interface Switching Characteristics**

| Symbol              | Description <sup>1</sup> | Min | Max  | Units |
|---------------------|--------------------------|-----|------|-------|
| T <sub>SMSCKL</sub> | SCL Low time             | 4.7 | _    | μs    |
| T <sub>SMSCKH</sub> | SCL High time            | 4.0 | _    | μs    |
| T <sub>SMSCKO</sub> | SDAO clock-to-out delay  | _   | 3450 | ns    |
| T <sub>SMSDCK</sub> | SDAI setup time          | 250 | _    | ns    |
| F <sub>SMSCLK</sub> | SCL clock frequency      | _   | 100  | kHz   |

<sup>1.</sup> The test conditions are configured to the LVCMOS 1.8V I/O standard.

# **Configuration Switching Characteristics**

#### **Table: Configuration Switching Characteristics**

| Symbol           | Description                              | Speed Gi | ati <b>nty Me</b> ltage: |       |            |
|------------------|------------------------------------------|----------|--------------------------|-------|------------|
|                  |                                          | 0.8      | 35V                      | 0.72V |            |
|                  |                                          | -2       | -1                       | -1    |            |
| Power-up Tim     | ning Characteristics                     |          |                          |       |            |
| T <sub>PL</sub>  | Program latency                          | 7.5      | 7.5                      | 7.5   | ms,<br>Max |
| T <sub>POR</sub> | Power-on reset (40 ms maximum ramp rate) | 65       | 65                       | 65    | ms,<br>Max |
|                  |                                          |          |                          |       |            |

| Symbol                          | Description                                                   | Speed Grade and V <sub>CCINT</sub> Ope |       |       | ratin <b>hyn M</b> elt |
|---------------------------------|---------------------------------------------------------------|----------------------------------------|-------|-------|------------------------|
|                                 |                                                               | 0.0                                    | 35V   | 0.72V |                        |
|                                 |                                                               | -2                                     | -1    | -1    |                        |
|                                 |                                                               | 0                                      | 0     | 0     | ms,<br>Min             |
|                                 | Power-on reset with POR override (2 ms maximum ramp rate)     | 15                                     | 15    | 15    | ms,<br>Max             |
|                                 |                                                               | 5                                      | 5     | 5     | ms,<br>Min             |
| T <sub>PROGRAM</sub>            | Program pulse width                                           | 250                                    | 250   | 250   | ns, Min                |
| CCLK Output                     | (Master Mode)                                                 |                                        |       |       |                        |
| T <sub>ICCK</sub>               | Master CCLK output delay from INIT_B                          | 150                                    | 150   | 150   | ns, Min                |
| T <sub>MCCKL</sub> <sup>1</sup> | Master CCLK clock Low time duty cycle                         | 40/60                                  | 40/60 | 40/60 | %,<br>Min/Max          |
| Тмсскн                          | Master CCLK clock High time duty cycle                        | 40/60                                  | 40/60 | 40/60 | %,<br>Min/Max          |
| F <sub>MCCK</sub>               | Master SPI (x1/x2/x4) CCLK frequency                          | 150                                    | 150   | 125   | MHz,<br>Max            |
|                                 | Master SPI (x8) or Master BPI (x8/x16)  2  CCLK frequency     | 150                                    | 150   | 125   |                        |
| F <sub>MCCK_START</sub>         | Master CCLK frequency at start of configuration               | 2.70                                   | 2.70  | 2.70  | MHz,<br>Typ            |
| F <sub>MCCKTOL</sub>            | Frequency tolerance, master mode with respect to nominal CCLK | ±15                                    | ±15   | ±15   | %,<br>Max              |
| CCLK Input (S                   | Slave Mode)                                                   |                                        |       |       |                        |
| T <sub>SCCKL</sub>              | Slave CCLK clock minimum Low time                             | 2.5                                    | 2.5   | 2.5   | ns, Min                |
| T <sub>SCCKH</sub>              | Slave CCLK clock minimum High time                            | 2.5                                    | 2.5   | 2.5   | ns, Min                |
| F <sub>SCCK</sub>               | Slave serial CCLK frequency                                   | 125                                    | 125   | 125   | MHz,                   |
|                                 | Slave SelectMAP CCLK frequency                                | 125                                    | 125   | 125   | Max                    |
| EMCCLK Inpu                     | it (Master Mode)                                              |                                        | '     |       |                        |
| T <sub>EMCCKL</sub>             | External master CCLK Low time                                 | 2.5                                    | 2.5   | 2.5   | ns, Min                |

| Symbol                                | Description                                                                         | Speed G | rade and V | CCINT Oper | ati <b>rlyn Ve</b> l |
|---------------------------------------|-------------------------------------------------------------------------------------|---------|------------|------------|----------------------|
|                                       |                                                                                     | 0.0     | 35V        | 0.72V      |                      |
|                                       |                                                                                     | -2      | -1         | -1         |                      |
| T <sub>EMCCKH</sub>                   | External master CCLK High time                                                      | 2.5     | 2.5        | 2.5        | ns, Min              |
| F <sub>EMCCK</sub>                    | External master CCLK frequency with Master SPI x1/x2/x4                             | 150     | 150        | 125        | MHz,<br>Max          |
|                                       | External master CCLK frequency with Master SPI x8 or Master BPI x8/x16 <sup>2</sup> | 150     | 150        | 125        |                      |
| Internal Confi                        | guration Access Port                                                                |         |            | 1          |                      |
| F <sub>ICAPCK</sub>                   | Internal configuration access port (ICAPE3)                                         | 200     | 200        | 150        | MHz,<br>Max          |
| Slave Serial N                        | Mode Programming Switching                                                          |         |            | 1          |                      |
| T <sub>DCCK</sub> /T <sub>CCKE</sub>  | D <sub>IN</sub> setup/hold                                                          | 3.0/0   | 3.0/0      | 4.0/0      | ns, Min              |
| T <sub>CCO</sub>                      | D <sub>OUT</sub> clock to out                                                       | 8.0     | 8.0        | 9.0        | ns,<br>Max           |
| SelectMAP M                           | ode Programming Switching                                                           |         |            | 1          |                      |
| T <sub>SMDCCK</sub> /T <sub>SM</sub>  | ⊿ <mark>∂[2</mark> ქ:00] setup/hold                                                 | 3.5/0   | 3.5/0      | 4.5/0      | ns, Min              |
| T <sub>SMCSCCK</sub> /T <sub>S</sub>  | տિ §kഏ setup/hold                                                                   | 4.0/0   | 4.0/0      | 5.0/0      | ns, Min              |
| T <sub>SMWCCK</sub> /T <sub>SI</sub>  | м <b>சூ</b> ₩R_B setup/hold                                                         | 10.0/0  | 10.0/0     | 11.0/0     | ns, Min              |
| T <sub>SMCKCSO</sub>                  | CSO_B clock to out (330Ω pull-up resistor required)                                 | 7.0     | 7.0        | 7.0        | ns,<br>Max           |
| T <sub>SMCO</sub>                     | D[31:00] clock to out in readback                                                   | 8.0     | 8.0        | 8.0        | ns,<br>Max           |
| F <sub>RBCCK</sub>                    | Readback frequency                                                                  | 125     | 125        | 125        | MHz,<br>Max          |
| Boundary-Sca                          | an Port Timing Specifications                                                       |         | !          |            |                      |
| T <sub>TAPTCK</sub> /T <sub>TCI</sub> | ҳт⊼МS and TDI setup/hold                                                            | 3.0/2.0 | 3.0/2.0    | 3.0/2.0    | ns, Min              |
| T <sub>TCKTDO</sub>                   | TCK falling edge to TDO output                                                      | 7.0     | 7.0        | 7.0        | ns,<br>Max           |
| F <sub>TCK</sub>                      | TCK frequency                                                                       | 66      | 66         | 66         | MHz,<br>Max          |

| Symbol                                | Description                                                | Speed Grade and V <sub>CCINT</sub> Oper |           |            | ti <b>ngn Me</b> lta |
|---------------------------------------|------------------------------------------------------------|-----------------------------------------|-----------|------------|----------------------|
|                                       |                                                            | 0.8                                     | 5V        | 0.72V      |                      |
|                                       |                                                            | -2                                      | -1        | -1         |                      |
| BPI Master F                          | ash Mode Programming Switching                             |                                         |           | '          |                      |
| T <sub>BPICCO</sub>                   | A[28:00], RS[1:0], FCS_B, FOE_B, FWE_B, ADV_B clock to out | 10                                      | 10        | 10         | ns,<br>Max           |
| T <sub>BPIDCC</sub> /T <sub>BPI</sub> | ்டு∬15:00] setup/hold                                      | 3.5/0                                   | 3.5/0     | 4.5/0      | ns, Min              |
| SPI Master F                          | ash Mode Programming Switching                             |                                         |           | '          |                      |
| T <sub>SPIDCC</sub> /T <sub>SPI</sub> | c௹{j03:00] setup/hold                                      | 3.0/0                                   | 3.0/0     | 4.0/0      | ns, Min              |
| T <sub>SPIDCC</sub> /T <sub>SPI</sub> | c௹{07:04] setup/hold                                       | 3.5/0                                   | 3.5/0     | 4.5/0      | ns, Min              |
| T <sub>SPICCM</sub>                   | MOSI clock to out                                          | 8.0                                     | 8.0       | 8.0        | ns,<br>Max           |
| T <sub>SPICCM2</sub>                  | D[04] clock to out                                         | 10.0                                    | 10.0      | 10.0       | ns,<br>Max           |
| T <sub>SPICCFC</sub>                  | FCS_B clock to out                                         | 8.0                                     | 8.0       | 8.0        | ns,<br>Max           |
| T <sub>SPICCFC2</sub>                 | FCS2_B clock to out                                        | 10.0                                    | 10.0      | 10.0       | ns,<br>Max           |
| DNA Port Sw                           | itching                                                    |                                         |           | '          |                      |
| F <sub>DNACK</sub>                    | DNA port frequency                                         | 200                                     | 200       | 175        | MHz,<br>Max          |
| STARTUPE3                             | Ports                                                      |                                         | '         | '          |                      |
| T <sub>USRCCLKO</sub>                 | STARTUPE3 USRCCLKO input port to CCLK pin output delay     | 0.25/6.50                               | 0.25/7.50 | 0.25/9.00  | ns,<br>Min/Max       |
| $T_DO$                                | DO[3:0] ports to D03-D00 pins output delay                 | 0.25/7.70                               | 0.25/8.40 | 0.25/10.00 | ns,<br>Min/Max       |
| T <sub>DTS</sub>                      | DTS[3:0] ports to D03-D00 pins 3-state delays              | 0.25/7.70                               | 0.25/8.40 | 0.25/10.00 | ns,<br>Min/Max       |
| T <sub>FCSBO</sub>                    | FCSBO port to FCS_B pin output delay                       | 0.25/7.50                               | 0.25/8.40 | 0.25/9.80  | ns,<br>Min/Max       |
| T <sub>FCSBTS</sub>                   | FCSBTS port to FCS_B pin 3-state delay                     | 0.25/7.50                               | 0.25/8.40 | 0.25/9.80  | ns,<br>Min/Max       |
|                                       |                                                            |                                         |           |            |                      |

| Symbol                  | Description                                                                                                       | Speed Grade and V <sub>CCINT</sub> Opera |            |            | ati <b>ng Me</b> ltag |
|-------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------|------------|-----------------------|
|                         |                                                                                                                   | 0.85V                                    |            | 0.72V      |                       |
|                         |                                                                                                                   | -2                                       | -1         | -1         |                       |
| T <sub>USRDONEO</sub>   | USRDONEO port to DONE pin output delay                                                                            | 0.25/9.40                                | 0.25/10.50 | 0.25/12.10 | ns,<br>Min/Max        |
| T <sub>USRDONETS</sub>  | USRDONETS port to DONE pin 3-state delay                                                                          | 0.25/9.40                                | 0.25/10.50 | 0.25/12.10 | ns,<br>Min/Max        |
| T <sub>DI</sub>         | D03-D00 pins to DI[3:0] ports input delay                                                                         | 0.5/3.1                                  | 0.5/3.5    | 0.5/4.0    | ns,<br>Min/Max        |
| F <sub>CFGMCLK</sub>    | STARTUPE3 CFGMCLK output frequency                                                                                | 50                                       | 50         | 50         | MHz,<br>Typ           |
| F <sub>CFGMCLKTOL</sub> | STARTUPE3 CFGMCLK output frequency tolerance                                                                      | ±15                                      | ±15        | ±15        | %,<br>Max             |
| T <sub>DCI_MATCH</sub>  | Specifies a stall in the start-up cycle until the digitally controlled impedance (DCI) match signals are asserted | 4                                        | 4          | 4          | ms,<br>Max            |

- 1. When the CCLK is sourced from the EMCCLK pin with a divide-by-one setting, the external EMCCLK must meet this duty-cycle requirement.
- 2. SPI mode is recommended for master mode configuration from flash memory because of the higher configuration rates and low configuration interface pin counts. Due to the obsolescence of synchronous read-mode flash devices, BPI mode performance is limited. For system configuration rates with SPI flash and parallel NOR flash in BPI asynchronous read mode see the *UltraScale Architecture Configuration User Guide* (UG570).

# **Revision History**

The following table shows the revision history for this document.

| Section                          | Revision Summary      |  |  |  |
|----------------------------------|-----------------------|--|--|--|
| 04/13/2022 Version 1.2           |                       |  |  |  |
| Recommended Operating Conditions | Updated note 1 and 4. |  |  |  |
| Table 1                          | Added new table.      |  |  |  |
| Table 4                          | Updated note 8.       |  |  |  |

| Section                                | Revision Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AC Switching Characteristics           | Updated to production release the XCAU10P and XCAU15P in Vivado Design Suite 2022.1 v1.29.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Speed Grade Designations               | Updated the following devices in Vivado Design Suite 2022.1 v1.29 for the following speed/temperature grades:  XCAU10P: -2E, -2I, -1E, -1I, -1LI, -1LI (V <sub>CCINT</sub> = 0.72V)  XCAU15P: -2E, -2I, -1E, -1I, -1LI, -1LI (V <sub>CCINT</sub> = 0.72V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Production Silicon and Software Status | Moved all speed grades of the XCAU10P and XCAU15P from advance to production.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Table 5                                | <ul> <li>In DDR4 memory standard, updated data rates for FFVB676 and SFVB784 packages, and added rates for SBVB484 and UBVA368 packages.</li> <li>In DDR3 memory standard, updated data rates for FFVB676 package, and added rates for SBVB484 and UBVA368 packages.</li> <li>In DDR3L memory standard, updated data rates for FFVB676 package, and added rates for SBVB484 and UBVA368 packages.</li> <li>In QDR IV XP memory standard, broke out data rates by package.</li> <li>In RLDRAM 3 memory standard, updated data rates for FFVB676 package, and added rates for SBVB484 and UBVA368 packages.</li> <li>In LPDDR3 memory standard, added data rates for SBVB484 and UBVA368 packages.</li> <li>Removed note about DDR4 DDP components.</li> </ul> |
| Package Parameter Guidelines           | Added package skew values for XCAU10P and XCAU15P devices in UBVA368 and SBVB484 packages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Section                                       | Revision Summary                                                                                                                                                                                                            |  |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Table 1                                       | Added SBVB484 and UBVA368 packages to note 1.                                                                                                                                                                               |  |  |  |
| Table 1                                       | Updated to PCle Gen1, 2, 3, 4 protocol.                                                                                                                                                                                     |  |  |  |
| Table 1                                       | Removed line rate of 16.3 Gb/s for SFVB784 package from note 1.                                                                                                                                                             |  |  |  |
| 10/20/2021 Version 1.1                        |                                                                                                                                                                                                                             |  |  |  |
| AC Switching Characteristics                  | Updated to production release the XCAU20P in Vivado Design Suite 2021.2 v1.28.                                                                                                                                              |  |  |  |
| Speed Grade Designations                      | Updated the following devices in Vivado Design<br>Suite 2021.2 v1.28 for the following<br>speed/temperature grades:<br>XCAU20P: -2E, -2I, -1E, -1I, -1LI<br>XCAU25P: -1LI (V <sub>CCINT</sub> = 0.72V)                      |  |  |  |
| Production Silicon and Software Status        | Updated the following devices in Vivado Design Suite 2021.2 v1.28 for the following speed/temperature grades:  XCAU20P: -2E, -2I, -1E, -1I, -1LI  XCAU25P: -1LI (V <sub>CCINT</sub> = 0.72V) moved from 2021.1.1 to 2021.2. |  |  |  |
| Quiescent Supply Current                      | Filled in data for XCAU10P, XCAU15P, and XCAU20P. Updated data for XCAU25P.                                                                                                                                                 |  |  |  |
| Device Pin-to-Pin Output Parameter Guidelines | Added XCAU20P values in the tables.                                                                                                                                                                                         |  |  |  |
| Device Pin-to-Pin Input Parameter Guidelines  | Added XCAU20P values in the tables.                                                                                                                                                                                         |  |  |  |
| Package Parameter Guidelines                  | Added XCAU20P values in the table.                                                                                                                                                                                          |  |  |  |
| 08/03/2021 Version 1.0                        |                                                                                                                                                                                                                             |  |  |  |
| Initial release.                              | N/A                                                                                                                                                                                                                         |  |  |  |

## Please Read: Important Legal Notices

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with,

the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="https://www.xilinx.com/legal.htm#tos">https://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="https://www.xilinx.com/legal.htm#tos">https://www.xilinx.com/legal.htm#tos</a>.

#### **AUTOMOTIVE APPLICATIONS DISCLAIMER**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

### Copyright

© Copyright 2021–2022 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries.PCI, PCIe, and PCI Express are trademarks of PCI-SIG and used under license.The DisplayPort Icon is a trademark of the Video Electronics Standards Association, registered in the U.S. and other countries.All other trademarks are the property of their respective owners.